C28 General-Purpose Input/Output (GPIO)
445
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Figure 4-77. GPIO Port G Pullup Disable (GPGPUD)
31
16
Reserved
R/W-0
15
8
Reserved
R/W-0xF
7
6
5
4
3
2
1
0
GPIO199
GPIO198
GPIO197
GPIO196
GPIO195
GPIO194
GPIO193
GPIO192
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
(1)
All other pins' pullup functionality is controlled by the GPIOPUR register located in the M3 GPIO mux register space.
Table 4-86. GPIO Port G Pullup Disable (GPGPUD) Register Field Descriptions
Bits
Field
Value
Description
(1)
31-8
Reserved
Any writes to these bit(s) must always have a value of 0.
7-0
GPIO199-GPIO192
Configures the internal pullup resistor on the selected GPIO Port G pin. Each GPIO pin
corresponds to one bit in this register.
0
Enable the internal pullup on the specified pin.
1
Disable the intenral pullup on the specified pin (default).
4.2.7.37 Analog I/O DIR (AIODIR) Register
The Analog I/O DIR (AIODIR) register is shown and described in the figure and table below.
Figure 4-78. Analog I/O DIR (AIODIR) Register
31
30
29
28
27
26
25
24
Reserved
AIO30
Reserved
AIO28
Reserved
AIO26
Reserved
R-0
R/W-x
R-0
R/W-x
R-0
R/W-x
R-0
23
22
21
20
19
18
17
16
Reserved
AIO22
Reserved
AIO20
Reserved
AIO18
Reserved
R-0
R/W-x
R-0
R/W-x
R-0
R/W-x
R-0
15
14
13
12
11
10
9
8
Reserved
AIO14
Reserved
AIO12
Reserved
AIO10
Reserved
R-0
R/W-x
R-0
R/W-x
R-0
R/W-x
R-0
7
6
5
4
3
2
1
0
Reserved
AIO6
Reserved
AIO4
Reserved
AIO2
Reserved
R-0
R/W-x
R-0
R/W-x
R-0
R/W-x
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after resetR/W-x
Table 4-87. Analog I/O DIR (AIODIR) Register Field Descriptions
Bit
Field
Value
Description
31:0
AIOn
Controls direction of the avaliable AIO pin when AIO mode is selected. Reading the register returns
the current value of the register setting.
0
Configures the AIO pin as an input. (default)
1
Configures the AIO pin as an output