RAM Control Module Registers
520
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.3.12 C28x Sx RAM_INIT_DONE Register 1 (CSxRINITDONE1)
Figure 5-55. C28x Sx RAM_INIT_DONE Register 1 (CSxRINITDONE1)
31
16
Reserved
R-0
15
14
13
12
11
10
9
8
Reserved
RAMINITDONE
S7
Reserved
RAMINITDONE
S6
Reserved
RAMINITDONE
S5
Reserved
RAMINITDONE
S4
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
7
6
5
4
3
2
1
0
Reserved
RAMINITDONE
S3
Reserved
RAMINITDONE
S2
Reserved
RAMINITDONE
S1
Reserved
RAMINITDONE
S0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-64. C28x Sx RAM_INIT_DONE Register 1 (CSxRINITDONE1) Field Descriptions
Bit
Field
Value
Description
31-15
Reserved
Reserved
14
RAMINITDONES
7
RAM Initialization Process Status when RAMINIT is Set for S7 RAM Block
0
RAM initialization is not finished for S7 RAM block.
1
RAM initialization is done for S7 RAM block. S7 RAM can be accessed by M3 CPU/µDMA or C28x
CPU/DMA.
This status bit gets cleared when the RAMINIT bit is set for S7 RAM block.
13
Reserved
Reserved
12
RAMINITDONES
6
RAM Initialization Process Status when RAMINIT is Set for S6 RAM Block
0
RAM initialization is not finished for S6 RAM block.
1
RAM initialization is done for S6 RAM block. S6 RAM can be accessed by M3 CPU/µDMA or C28x
CPU/DMA.
This status bit gets cleared when the RAMINIT bit is set for S6 RAM block.
11
Reserved
Reserved
10
RAMINITDONES
5
RAM Initialization Process Status when RAMINIT is Set for S5 RAM Block
0
RAM initialization is not finished for S5 RAM block.
1
RAM initialization is done for S7\5 RAM block. S5 RAM can be accessed by M3 CPU/µDMA or
C28x CPU/DMA.
This status bit gets cleared when the RAMINIT bit is set for S5 RAM block.
9
Reserved
Reserved
8
RAMINITDONES
4
RAM Initialization Process Status when RAMINIT is Set for S4 RAM Block
0
RAM initialization is not finished for S4 RAM block.
1
RAM initialization is done for S4 RAM block. S4 RAM can be accessed by M3 CPU/µDMA or C28x
CPU/DMA.
This status bit gets cleared when the RAMINIT bit is set for S4 RAM block.
7
Reserved
Reserved
6
RAMINITDONES
3
RAM Initialization Process Status when RAMINIT is Set for S3 RAM Block
0
RAM initialization is not finished for S3 RAM block.
1
RAM initialization is done for S3 RAM block. S3 RAM can be accessed by M3 CPU/µDMA or C28x
CPU/DMA.
This status bit gets cleared when the RAMINIT bit is set for S3 RAM block.
5
Reserved
Reserved