36
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
7-122. Digital Compare Counter Capture Register (DCCAP)
...............................................................
7-123. Digital Compare Filter Offset Register (DCFOFFSET)
..............................................................
7-124. Digital Compare Filter Offset Counter Register (DCFOFFSETCNT)
..............................................
7-125. Digital Compare Filter Window Register (DCFWINDOW)
...........................................................
7-126. Digital Compare Filter Window Counter Register (DCFWINDOWCNT)
...........................................
7-127. Digital Compare A High Trip Input Select (DCAHTRIPSEL) (EALLOW-protected)
..............................
7-128. Digital Compare A Low Trip Input Select (DCALTRIPSEL) (EALLOW-protected)
...............................
7-129. Digital Compare B High Trip Input Select (DCBHTRIPSEL) (EALLOW-protected)
..............................
7-130. Digital Compare B Low Trip Input Select (DCBLTRIPSEL) (EALLOW-protected)
...............................
7-131. GPIO Trip Input Select Register (GPTRIPxSEL)
.....................................................................
7-132. Event-Trigger Selection Register (ETSEL)
............................................................................
7-133. Event-Trigger Prescale Register (ETPS)
..............................................................................
7-134. Event-Trigger Interrupt Pre-Scale Register (ETINTPS)
..............................................................
7-135. Event-Trigger SOC Pre-Scale Register (ETSOCPS)
................................................................
7-136. Event-Trigger Flag Register (ETFLG)
..................................................................................
7-137. Event-Trigger Clear Register and Mirror Register (ETCLR / ETCLRM)
..........................................
7-138. Event-Trigger Force Register (ETFRC)
................................................................................
7-139. Event-Trigger Counter Initialization Control Register (ETCNTINITCTL)
..........................................
7-140. Event-Trigger Counter Initialization Register (ETCNTINIT)
.........................................................
8-1.
Capture and APWM Modes of Operation
..............................................................................
8-2.
Counter Compare and PRD Effects on the eCAP Output in APWM Mode
.......................................
8-3.
Capture Function Diagram
...............................................................................................
8-4.
Event Prescale Control
...................................................................................................
8-5.
Prescale Function Waveforms
..........................................................................................
8-6.
Details of the Continuous/One-shot Block
.............................................................................
8-7.
Details of the Counter and Synchronization Block
...................................................................
8-8.
Interrupts in eCAP Module
..............................................................................................
8-9.
PWM Waveform Details Of APWM Mode Operation
................................................................
8-10.
Time-Base Frequency and Period Calculation
........................................................................
8-11.
Time-Stamp Counter Register (TSCTR)
...............................................................................
8-12.
Counter Phase Control Register (CTRPHS)
.........................................................................
8-13.
Capture-1 Register (CAP1)
.............................................................................................
8-14.
Capture-2 Register (CAP2)
..............................................................................................
8-15.
Capture-3 Register (CAP3)
..............................................................................................
8-16.
Capture-4 Register (CAP4)
..............................................................................................
8-17.
ECAP Control Register 1 (ECCTL1)
...................................................................................
8-18.
ECAP Control Register 2 (ECCTL2)
...................................................................................
8-19.
ECAP Interrupt Enable Register (ECEINT)
............................................................................
8-20.
ECAP Interrupt Flag Register (ECFLG)
................................................................................
8-21.
ECAP Interrupt Clear Register (ECCLR)
..............................................................................
8-22.
ECAP Interrupt Forcing Register (ECFRC)
............................................................................
8-23.
Capture Sequence for Absolute Time-stamp and Rising Edge Detect
............................................
8-24.
Capture Sequence for Absolute Time-stamp With Rising and Falling Edge Detect
.............................
8-25.
Capture Sequence for Delta Mode Time-stamp and Rising Edge Detect
.........................................
8-26.
Capture Sequence for Delta Mode Time-stamp With Rising and Falling Edge Detect
..........................
8-27.
PWM Waveform Details of APWM Mode Operation
.................................................................
9-1.
Optical Encoder Disk
.....................................................................................................
9-2.
QEP Encoder Output Signal for Forward/Reverse Movement
......................................................
9-3.
Index Pulse Example
.....................................................................................................