Registers
823
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Enhanced Pulse Width Modulator (ePWM) Module
Figure 7-137. Event-Trigger Clear Register and Mirror Register (ETCLR / ETCLRM)
15
8
Reserved
R = 0
7
4
3
2
1
0
Reserved
SOCB
SOCA
Reserved
INT
R-0
R/W-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-89. Event-Trigger Clear Register and Mirror Register (ETCLR / ETCLRM) Field Descriptions
Bit
Field
Value
Description
15-4
Reserved
Reserved
3
SOCB
ePWM ADC Start-of-Conversion B (EPWMxSOCB) Flag Clear Bit
0
Writing a 0 has no effect. Always reads back a 0
1
Clears the ETFLG[SOCB] flag bit
2
SOCA
ePWM ADC Start-of-Conversion A (EPWMxSOCA) Flag Clear Bit
0
Writing a 0 has no effect. Always reads back a 0
1
Clears the ETFLG[SOCA] flag bit
1
Reserved
Reserved
0
INT
ePWM Interrupt (EPWMx_INT) Flag Clear Bit
0
Writing a 0 has no effect. Always reads back a 0
1
Clears the ETFLG[INT] flag bit and enable further interrupts pulses to be generated
Figure 7-138. Event-Trigger Force Register (ETFRC)
15
8
Reserved
R-0
7
4
3
2
1
0
Reserved
SOCB
SOCA
Reserved
INT
R-0
R/W-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-90. Event-Trigger Force Register (ETFRC) Field Descriptions
Bit
Field
Value
Description
15-4
Reserved
Reserved
3
SOCB
SOCB Force Bit. The SOCB pulse will only be generated if the event is enabled in the ETSEL
register. The ETFLG[SOCB] flag bit will be set regardless.
0
Has no effect. Always reads back a 0.
1
Generates a pulse on EPWMxSOCB and sets the SOCBFLG bit. This bit is used for test purposes.
2
SOCA
SOCA Force Bit. The SOCA pulse will only be generated if the event is enabled in the ETSEL
register. The ETFLG[SOCA] flag bit will be set regardless.
0
Writing 0 to this bit will be ignored. Always reads back a 0.
1
Generates a pulse on EPWMxSOCA and set the SOCAFLG bit. This bit is used for test purposes.
1
Reserved
0
Reserved
0
INT
INT Force Bit. The interrupt will only be generated if the event is enabled in the ETSEL register.
The INT flag bit will be set regardless.
0
Writing 0 to this bit will be ignored. Always reads back a 0.
1
Generates an interrupt on EPWMxINT and set the INT flag bit. This bit is used for test purposes.