System Control Registers
168
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-38. System Control, Configuration Registers Address Map (continued)
Register
Acronym
Register
Description
Size (x8)
C28
Offset
(x16)
M3 Offset
(x8)
C28
Protectio
n
M3
Protection
Reset Source
Read
Only
MNMI Configuration Registers:
0x400F:B
A00
MNMICFG
M3NMI Configuration
Register
4
0X0
MWRALLOW
M3SYSRST
MNMIFLG
M3NMI Flag Register
4
0X4
XRS
MNMIFLGCLR
M3NMI Flag Clear
Register
4
0X8
MWRALLOW
M3SYSRST
MNMIFLGFRC
M3NMI Flag Force
Register
4
0X0C
MWRALLOW
M3SYSRST
MNMIWDCNT
M3NMI Watchdog
Counter Register
4
0X10
MWRALLOW
M3SYSRST
MNMIWDPRD
M3NMI Watchdog
Period Register
4
0X14
MWRALLOW
M3SYSRST
M3 MWRALLOW Configuration Registers:
0x400F:B9
80
M3SYSRST
MWRALLOW
M3 Configuration
Write Allow Register
4
0x0
Privelege Mode
M3SYSRST
MLOCK
M3 Configuration
Lock Register
4
0x4
MWRALLOW
SRXRST
READ ONLY, Write=1
Master Subsystem Reset Registers:
0x400F:B8
C0
CRESCNF
Control Subsystem:
Reset
Configuration/Control
Register
4
0x0
MWRALLOW
XRS
CRESSTS
Control Subsystem:
Reset Status Register
4
0x4
MWRALLOW
XRS
MWIR
Master Susystem:
Wait-In-Reset
Register
4
0xC
MWRALLOW
XRS
Device Low Power Mode Entry and Wake Up
Register:
0x400F:B8
80
CLPMSTAT
Control Subsystem:
Low Power Mode
Status Register
4
0x0
M3SYSRST
Clock Configuration Registers
0x400F:B8
00
M3SSDIVSEL
Master Subsystem:
Clock Divider
Register
4
0X10
MWRALLOW
XRS
UPLLCTL
USB PLL
Configuration
Register
4
0X20
MWRALLOW
XRS
UPLLMULT
USB PLL Multiplier
Register
4
0X24
MWRALLOW
XRS
UPLLSTS
USB PLL Lock Status
Register
4
0X28
XRS
MCLKSTS
Missing Clock Status
Register
4
0X30
XRS
MCLKFRCCLR
Missing Clock Force
Register
4
0X38
MWRALLOW
XRS
MCLKEN
Missing Clock Enable
Register
4
0X3C
MWRALLOW
XRS
MCLKLIMIT
Missing Clock
Reference Limit
Register
4
0X40
MWRALLOW
XRS
XPLLCLKCFG
XPLL CLKOUT
Control Register
4
0X50
MWRALLOW
XRS
CCLKOFF
Control Subsystem:
Clock Disable
Register
4
0X60
MWRALLOW
XRS