System Control Registers
222
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.13.5.21 Control Subsystem Clock Disable (CCLKOFF) Register
Figure 1-87. Control Subsystem Clock Disable (CCLKOFF) Register
31
1
0
Reserved
C28CLKINDIS
R-0:0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-98. Control Subsystem Clock Disable (CCLKOFF) Register Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
Reserved
0
C28CLKINDIS
C28 CPU CLKIN Disable
This bit decides if the C28 CPU gets a clock or not.
0
C28 CPU CLKIN is on and is the same frequency as PLLSYSCLK.
1
C28 CPU CLKIN is turned off.
1.13.6 Safety Control Registers
1.13.6.1 M3 Configuration Write Allow (MWRALLOW) Register
Figure 1-88. M3 Configuration Write Allow (MWRALLOW) Register
31
0
ALLOW
R/W-0:0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-99. M3 Configuration Write Allow (MWRALLOW) Register Field Descriptions
Bit
Field
Value
Description
31-0
ALLOW
M3 Write Allow Bits
These bits when set to "0xA5A5A5A5" enable the write to all other protected mode register
writes on the M3 subsystem.
This register can be written to only by the M3 in privilege mode.
0xA5A5A5A5 Protected register writes allowed
Any other
value
Protected register writes disabled
1.13.6.2 M3 Configuration Lock (MLOCK) Register
Figure 1-89. M3 Configuration Lock (MLOCK) Register
31
1
0
Reserved
MSxMSELLOCK
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset