RAM Control Module Registers
534
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.4.23 Master CPU Write Access Violation Address Register (CMWRAVADDR)
Figure 5-78. Master CPU Write Access Violation Address Register (CMWRAVADDR)
31
0
MCPUWRAVADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-87. Master CPU Write Access Violation Address Register (CMWRAVADDR) Field
Descriptions
Bit
Field
Value
Description
31-0
MCPUWRAVADDR
Master CPU Write Access Violation Address
This holds the address at which C28x CPU attempted a write access and the master
CPU write access violation occurred.
5.2.4.24 Master DMA Write Access Violation Address Register (CMDMAWRAVADDR)
Figure 5-79. Master DMA Write Access Violation Address Register (CMDMAWRAVADDR)
31
0
NMDMAWRAVADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-88. Master DMA Write Access Violation Address Register (CMDMAWRAVADDR) Field
Descriptions
Bit
Field
Value
Description
31-0
MDMAWRAVADDR
Master DMA Write Access Violation Address
This holds the address at which C28x DMA attempted a write access and the master
DMA write access violation occurred.
5.2.4.25 Master CPU Fetch Access Violation Address Register (CMFAVADDR)
Figure 5-80. Master CPU Fetch Access Violation Address Register (CMFAVADDR)
31
0
MCPUFAVADDR
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-89. Master CPU Fetch Access Violation Address Register (CMFAVADDR) Field
Descriptions
Bit
Field
Value
Description
31-0
MCPUFAVADDR
Master CPU Fetch Access Violation Address
This holds the address at which C28x CPU attempted a code fetch and the master CPU
fetch access violation occurred.