System Control Registers
183
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-47. General Purpose Input/Output Peripheral Present (PPGPIO) Register Field
Descriptions (continued)
Bit
Field
Value
Description
3
GPIOD
GPIO Port D is present. When set indicates GPIO Port D is present. Whether GPIOD is present or
not depends on the device configuration in OTP flash.
0
GPIO Port D is not present
1
GPIO Port D is present
2
GPIOC
GPIO Port C is present. When set indicates GPIO Port C is present. Whether GPIOC is present or
not depends on the device configuration in OTP flash.
0
GPIO Port C is not present
1
GPIO Port C is present
1
GPIOB
GPIO Port B is present. When set indicates GPIO Port B is present. Whether GPIOB is present or
not depends on the device configuration in OTP flash.
0
GPIO Port B is not present
1
GPIO Port B is present
0
GPIOA
GPIO Port A is present. When set indicates GPIO Port A is present. Whether GPIOA is present or
not depends on the device configuration in OTP flash.
0
GPIO Port A is not present
1
GPIO Port A is present
1.13.2.10 Master Subsystem Configuration (MCNF) Register
The Master Subsystem Configuration (MCNF) register is shown and described in the figure and table
below.
Figure 1-37. Master Subsystem Configuration (MCNF) Register
31
16
Reserved
R-0
15
9
8
7
3
2
0
Reserved
µCRC
Reserved
FLASH
R-0
R-x
R-0
R-x
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset; x= indeterminate
Table 1-48. Master Subsystem Configuration (MCNF) Register Field Descriptions
Bit
Field
Value
Description
31-9
Reserved
Reserved
8
µCRC
µCRC Configuration
0
µCRC is disabled
1
µCRC is present
7-3
Reserved
Reserved
2-0
FLASH
M3 Flash Size Configuration
111
512KB
110
256KB