Exceptions and Interrupts Control
112
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-13. PIE Vector Table (continued)
Name
VECTOR ID
Address
(1)
Size(x16)
Description
(2)
CPU Priority
PIE Group
Priority
INT4
4
0x00000D08
2
Not used. See PIE
Group 4
8
-
INT5
5
0x00000D0A
2
Not used. See PIE
Group 5
9
-
INT6
6
0x00000D0C
2
Not used. See PIE
Group 6
10
-
INT7
7
0x00000D0E
2
Not used. See PIE
Group 7
11
-
INT8
8
0x00000D10
2
Not used. See PIE
Group 8
12
-
INT9
9
0x00000D12
2
Not used. See PIE
Group 9
13
-
INT10
10
0x00000D14
2
Not used. See PIE
Group 10
14
-
INT11
11
0x00000D16
2
Not used. See PIE
Group 11
15
-
INT12
12
0x00000D18
2
Not used. See PIE
Group 12
16
-
INT13
13
0x00000D1A
2
CPU-Timer1
17
-
INT14
14
0x00000D1C
2
CPU-Timer2 (for
TI/RTOS use)
18
-
DATALOG
15
0x00000D1E
2
CPU Data Logging
Interrupt
19 (lowest)
-
RTOSINT
16
0x0000 0D20
2
CPU Real-Time
OS Interrupt
4
--
EMUINT
17
0x0000 0D22
2
CPU Emulation
Interrupt
2
-
NMI
18
0x0000 0D24
2
External Non-
Maskable Interrupt
3
-
ILLEGAL
19
0x0000 0D26
2
Illegal Operation
--
-
USER1
20
0x0000 0D28
2
User-Defined Trap
--
-
USER2
21
0x0000 0D2A
2
User Defined Trap
--
-
USER3
22
0x0000 0D2C
2
User Defined Trap
--
-
USER4
23
0x0000 0D2E
2
User Defined Trap
--
--
USER5
24
0x0000 0D30
2
User Defined Trap
--
-
USER6
25
0x0000 0D32
2
User Defined Trap
--
-
USER7
26
0x0000 0D34
2
User Defined Trap
--
-
USER8
27
0x0000 0D36
2
User Defined Trap
--
-
USER9
28
0x0000 0D38
2
User Defined Trap
--
-
USER10
29
0x0000 0D3A
2
User Defined Trap
--
-
USER11
30
0x0000 0D3C
2
User Defined Trap
--
-
USER12
31
0x0000 0D3E
2
User Defined Trap
--
-
PIE Group 1 Vectors -MUXed into CPU INT1
INT1.1
32
0x0000 0D40
2
ADCINT1 (ADC)
5
1 (highest)
INT1.2
33
0x0000 0D42
2
ADCINT2 (ADC)
5
2
INT1.3
34
0x0000 0D44
2
Reserved
5
3
INT1.4
35
0x0000 0D46
2
XINT1
5
4
INT1.5
36
0x0000 0D48
2
XINT2
5
5
INT1.6
37
0x0000 0D4A
2
Reserved
5
6
INT1.7
38
0x0000 0D4C
2
TINT0 (C28x Timer
0)
5
7