32
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
5-110. Test Data Out High Register (FECC_FOUTH_TEST)
...............................................................
5-111. Test Data Out Low Register (FECC_FOUTL_TEST)
................................................................
5-112. ECC Status Register (FECC_STATUS)
...............................................................................
5-113. Flash Read Control Register (FRDCNTL)
.............................................................................
5-114. Flash Read Margin Control Register (FSPRD)
.......................................................................
5-115. Flash Bank Access Control Register (FBAC)
.........................................................................
5-116. Flash Bank Fallback Power Register (FBFALLBACK)
...............................................................
5-117. Flash Bank Pump Control Register (FBPRDY)
.......................................................................
5-118. Flash Bank Pump Control Register 1 (FPAC1)
.......................................................................
5-119. Flash Bank Pump Control Register 2 (FPAC2)
.......................................................................
5-120. Flash Module Access Control Register (FMAC)
......................................................................
5-121. Flash Read Interface Control Register (FRD_INTF_CTRL)
.........................................................
5-122. ECC Enable Register (ECC_ENABLE)
................................................................................
5-123. SIngle Error Address Register (SINGLE_ERR_ADDR)
.............................................................
5-124. Uncorrectable Error Address Register (UNC_ERR_ADDR)
........................................................
5-125. Error Status Register (ERR_STATUS)
.................................................................................
5-126. Error Position Register (ERR_POS)
....................................................................................
5-127. Error Status Clear Register (ERR_STATUS_CLR)
..................................................................
5-128. Error Counter Register (ERR_CNT)
....................................................................................
5-129. Error Threshold Register (ERR_THRESHOLD)
......................................................................
5-130. Error Interrupt Flag Register (ERR_INTFLG)
.........................................................................
5-131. Error Interrupt Flag Clear Register (ERR_INTCLR)
..................................................................
5-132. Data High Test Register (FDATAH_TEST)
............................................................................
5-133. Data Low Test Register (FDATAL_TEST)
.............................................................................
5-134. ECC Test Address Register (FADDR_TEST)
.........................................................................
5-135. ECC Test Register (FECC_TEST)
.....................................................................................
5-136. ECC Control Register (FECC_CTRL)
..................................................................................
5-137. Test Data Out High Register (FECC_FOUTH_TEST)
...............................................................
5-138. Test Data Out Low Register (FECC_FOUTL_TEST)
................................................................
5-139. ECC Status Register (FECC_STATUS)
...............................................................................
6-1.
Device Boot Flow
.........................................................................................................
6-2.
M-Boot ROM Memory Map
..............................................................................................
6-3.
M-Boot ROM Flow Diagram
.............................................................................................
6-4.
M-Boot ROM Boot Status
................................................................................................
6-5.
Overview of Parallel GPIO Bootloader Operation
....................................................................
6-6.
Parallel GPIO Bootloader Handshake Protocol
.......................................................................
6-7.
Parallel GPIO Mode Overview
..........................................................................................
6-8.
Parallel GPIO Mode - Host Transfer Flow
.............................................................................
6-9.
8-Bit Parallel GetWord Function
........................................................................................
6-10.
C-Boot ROM Vector Table Map
.........................................................................................
6-11.
C-Boot ROM Flow Chart
.................................................................................................
6-12.
Master Subsystem Application Procedure TO Send IPC TO C-Boot ROM
.......................................
6-13.
C-Boot ROM Handling on MTOCIPC
.................................................................................
6-14.
C-Boot ROM Health Status
..............................................................................................
6-15.
Bootloader Basic Transfer Procedure
.................................................................................
6-16.
Overview of CopyData Function
.......................................................................................
6-17.
Overview of SCI Bootloader Operation
................................................................................
6-18.
Overview of SCI_Boot Function
........................................................................................
6-19.
Overview of SCI_GetWordData Function
.............................................................................