RAM Control Module Registers
529
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.4.15 Non-Master Access Violation Force Register (CNMAVFRC)
Figure 5-70. Non-Master Access Violation Force Register (CNMAVFRC)
31
16
Reserved
R-0
15
3
2
1
0
Reserved
CPUWRITE
DMAWRITE
CPUFETCH
R-0
R/W=1-0
R/W=1-0
R/W=1-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-79. Non-Master Access Violation Force Register (CNMAVFRC) Field Descriptions
Bit
Field
Value
Description
31-3
Reserved
Reserved
2
CPUWRITE
Non-Master CPU Write Access Violation Force. Any reads to this bit will return a 0.
0
No effect.
1
Sets the CPUFETCH flag in the CNMAVFLG register.
1
DMAWRITE
Non-Master DMA Write Access Violation Force. Any reads to this bit will return a 0.
0
No effect.
1
Sets the DMAWRITE flag in the CNMAVFLG register.
0
CPUFETCH
Non-Master CPU Fetch Access Violation Force. Any reads to this bit will return a 0.
0
No effect.
1
Sets the CPUFETCH flag in the CNMAVFLG register.
5.2.4.16 Non-Master Access Violation Flag Clear Register (CNMAVCLR)
Figure 5-71. Non-Master Access Violation Flag Clear Register (CNMAVCLR)
31
16
Reserved
R-0
15
3
2
1
0
Reserved
CPUWRITE
DMAWRITE
CPUFETCH
R-0
R/W=1-0
R/W=1-0
R/W=1-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-80. Non-Master Access Violation Flag Clear Register (CNMAVCLR) Field Descriptions
Bit
Field
Value
Description
31-3
Reserved
Reserved
2
CPUWRITE
Non-Master CPU Write Access Violation Clear. Any reads to this bit will return a 0.
0
No effect.
1
Clears the corresponding non-master CPU write access violation flag.
1
DMAWRITE
Non-Master DMA Write Access Violation Clear. Any reads to this bit will return a 0.
0
No effect.
1
Clears the corresponding non-master DMA write access violation flag.
0
CPUFETCH
Non-Master CPU Fetch Access Violation Clear. Any reads to this bit will return a 0.
0
No effect.
1
Clears the corresponding non-master CPU fetch access violation flag.