Register Descriptions
1512
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Asynchronous Receivers/Transmitters (UARTs)
21.7.12 UART Masked Interrupt Status (UARTMIS), offset 0x040
The UARTMIS register is the masked interrupt status register. On a read, this register gives the current
masked status value of the corresponding interrupt. A write has no effect.
Figure 21-19. UART Masked Interrupt Status (UARTMIS) Register
31
24
Reserved
R-0
23
16
Reserved
R-0
15
14
13
12
11
10
9
8
LME5MIS
LME1MIS
LMSBMIS
Reserved
OEMIS
BEMIS
PEMIS
R-0
R-0
R-0
R-0
R-0
R-0
R-0
7
6
5
4
3
0
FEMIS
RTMIS
TXMIS
RXMIS
Reserved
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 21-14. UART Masked Interrupt Status (UARTMIS) Register Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
Reserved
15
LME5MIS
LIN Mode Edge 5 Masked Interrupt Status
This bit is cleared by writing a 1 to the LME5IC bit in the UARTICR register.
0
An interrupt has not occurred or is masked.
1
An unmasked interrupt was signaled due to the 5th falling edge of the LIN Sync Field.
14
LME1MIS
LIN Mode Edge 1 Masked Interrupt Status
This bit is cleared by writing a 1 to the LME1IC bit in the UARTICR register.
0
An interrupt has not occurred or is masked.
1
An unmasked interrupt was signaled due to the 1st falling edge of the LIN Sync Field.
13
LMSBMIS
LIN Mode Sync Break Masked Interrupt Status
This bit is cleared by writing a 1 to the LMSBIC bit in the UARTICR register.
0
An interrupt has not occurred or is masked.
1
An unmasked interrupt was signaled due to the receipt of a LIN Sync Break.
12-11
Reserved
Reserved
10
OEMIS
UART Overrun Error Masked Interrupt Status
This bit is cleared by writing a 1 to the OEIC bit in the UARTICR register.
0
An interrupt has not occurred or is masked.
1
An unmasked interrupt was signaled due to an overrun error.
9
BEMIS
UART Break Error Masked Interrupt Status
This bit is cleared by writing a 1 to the BEIC bit in the UARTICR register.
0
An interrupt has not occurred or is masked.
1
An unmasked interrupt was signaled due to a break error.
8
PEMIS
UART Parity Error Masked Interrupt Status
This bit is cleared by writing a 1 to the PEIC bit in the UARTICR register.
0
An interrupt has not occurred or is masked.
1
An unmasked interrupt was signaled due to a parity error.
7
FEMIS
UART Framing Error Masked Interrupt Status
This bit is cleared by writing a 1 to the FEIC bit in the UARTICR register.
0
An interrupt has not occurred or is masked.
1
An unmasked interrupt was signaled due to a framing error.