System Control Registers
251
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-137. Peripheral Clock Control Register 1 (PCLKCR1) Register Field Descriptions (continued)
Bit
Field
Value
Description
7-0
EPWMxENCLK
(n = 8-1)
ePWM8-1 Clock Enables
When set, this enables the clock to the respective ePWM module.
0
Clock is disabled
1
Clock is enabled
1.13.7.32 Peripheral Clock Control Register 2 (PCLKCR2)
Figure 1-127. Peripheral Clock Control Register 2 (PCLKCR2)
15
9
8
Reserved
EQEP3ENCLK
R-0:0
R/W-0
7
4
3
2
1
0
Reserved
EPWM12 Clock
Enable
EPWM11ENCL
K
EPWM10ENCL
K
EPWM9ENCLK
R-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-138. Peripheral Clock Control Register 2 (PCLKCR2) Register Field Descriptions
Bit
Field
Value
Description
15-9
Reserved
Reserved
8
EQEP3ENCLK
eQEP3 Clock Enable
When set, this enables the clock to the eQEP3 module.
0
eQEP3 clock is disabled
1
eQEP3 clock is enabled
7-4
Reserved
Reserved
3
EPWM12 Clock
Enable
EPWM12 Clock Enable: When set, this enables the clock to the EPWM12 module
0
EPWM12 clock is disabled
1
EPWM12 clock is enabled
2
EPWM11ENCLK
EPWM11 Clock Enable: When set, this enables the clock to the EPWM11 module
0
EPWM11 clock is disabled
1
EPWM11 clock is enabled
1
EPWM10ENCLK
EPWM10 Clock Enable: When set, this enables the clock to the EPWM10 module
0
EPWM10 clock is disabled
1
EPWM10 clock is enabled
0
EPWM9ENCLK
ePWM9 Clock Enable
When set, this enables the clock to the ePWM9 module.
0
ePWM9 clock is disabled
1
ePWM9 clock is enabled