Register Descriptions
1351
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Serial Bus (USB) Controller
USBIE in OTG B/Device Mode is shown in
and described in
Figure 18-12. USB Interrupt Enable Register (USBIE) in OTG B/Device Mode
7
6
5
4
3
2
1
0
Reserved
DISCON
Reserved
SOF
RESET
RESUME
SUSPEND
R-0
R/W-0
R-0
R/W-0
R/W-1
RW-1
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 18-15. USB Interrupt Enable Register (USBIE) in OTG B/Device Mode Field Descriptions
Bit
Field
Value
Description
7-6
Reserved
0
Reserved
5
DISCON
Enable Disconnect Interrupt
0
The DISCON interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the DISCON bit in the USBIS register is set.
4
Reserved
0
Reserved
3
SOF
Start of frame
0
The SOF interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the SOF bit in the USBIS register is set.
2
RESET
RESET Signaling Detected
0
The RESET interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the RESET bit in the USBIS register is set.
1
RESUME
RESUME Signaling Detected. This interrupt can only be used if the USB controller's system clock is
enabled. If the user disables the clock programming, the USBDRRIS, USBDRIM, and USBDRISC
registers should be used.
0
The RESUME interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the RESUME bit in the USBIS register is set.
0
SUSPEND
SUSPEND Signaling Detected
0
The SUSPEND interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the DISCON bit in the USBIS register is set.