Transmitter Configuration
1138
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Multichannel Buffered Serial Port (McBSP)
15.9.6 Enable/Disable Transmit Multichannel Selection
For more details, see
,
Transmit Multichannel Selection Modes
.
Table 15-52. Register Bits Used to Enable/Disable Transmit Multichannel Selection
Register
Bit
Name
Function
Type
Reset
Value
MCR2
1-0
XMCM
Transmit multichannel selection
R/W
00
XMCM = 00b
No transmit multichannel selection mode is on. All
channels are enabled and unmasked. No channels can
be disabled or masked.
XMCM = 01b
All channels are disabled unless they are selected in the
appropriate transmit channel enable registers (XCERs).
If enabled, a channel in this mode is also unmasked.
The XMCME bit determines whether 32 channels or 128
channels are selectable in XCERs.
XMCM = 10b
All channels are enabled, but they are masked unless
they are selected in the appropriate transmit channel
enable registers (XCERs).
The XMCME bit determines whether 32 channels or 128
channels are selectable in XCERs.
XMCM = 11b
This mode is used for symmetric transmission and
reception.
All channels are disabled for transmission unless they
are enabled for reception in the appropriate receive
channel enable registers (RCERs). Once enabled, they
are masked unless they are also selected in the
appropriate transmit channel enable registers (XCERs).
The XMCME bit determines whether 32 channels or 128
channels are selectable in RCERs and XCERs.
15.9.7 Choose One or Two Phases for the Transmit Frame
Table 15-53. Register Bit Used to Choose 1 or 2 Phases for the Transmit Frame
Register
Bit
Name
Function
Type
Reset
Value
XCR2
15
XPHASE
Transmit phase number
R/W
0
Specifies whether the transmit frame has 1 or 2 phases.
XPHASE = 0
Single-phase frame
XPHASE = 1
Dual-phase frame
15.9.8 Set the Transmit Word Length(s)
Table 15-54. Register Bits Used to Set the Transmit Word Length(s)
Register
Bit
Name
Function
Type
Reset
Value
XCR1
7-5
XWDLEN1
Transmit word length of frame phase 1
R/W
000
XWDLEN1 = 000b
8 bits
XWDLEN1 = 001b
12 bits
XWDLEN1 = 010b
16 bits
XWDLEN1 = 011b
20 bits
XWDLEN1 = 100b
24 bits
XWDLEN1 = 101b
32 bits
XWDLEN1 = 11Xb
Reserved