Register Descriptions
963
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Direct Memory Access (DMA) Module
11.8 Register Descriptions
The complete DMA register set is shown in
(1)
All DMA register writes are EALLOW protected.
Table 11-2. DMA Register Summary
(1)
Address
Acronym
Description
Section
DMA Control, Mode and Status Registers
0x1000
DMACTRL
DMA Control Register
0x1001
DEBUGCTRL
Debug Control Register
0x1002
REVISION
Peripheral Revision Register
0x1003
Reserved
Reserved
0x1004
PRIORITYCTRL1
Priority Control Register 1
0x1005
Reserved
Reserved
0x1006
PRIORITYSTAT
Priority Status Register
0x1007
0x101F
Reserved
Reserved
DMA Channel 1 Registers
0x1020
MODE
Mode Register
0x1021
CONTROL
Control Register
0x1022
BURST_SIZE
Burst Size Register
0x1023
BURST_COUNT
Burst Count Register
0x1024
SRC_BURST_STEP
Source Burst Step Size Register
0x1025
DST_BURST_STEP
Destination Burst Step Size Register
0x1026
TRANSFER_SIZE
Transfer Size Register
0x1027
TRANSFER_COUNT
Transfer Count Register
0x1028
SRC_TRANSFER_STEP
Source Transfer Step Size Register
0x1029
DST_TRANSFER_STEP
Destination Transfer Step Size Register
0x102A
SRC_WRAP_SIZE
Source Wrap Size Register
0x102B
SRC_WRAP_COUNT
Source Wrap Count Register
0x102C
SRC_WRAP_STEP
Source Wrap Step Size Register
0x102D
DST_WRAP_SIZE
Destination Wrap Size Register
0x102E
DST_WRAP_COUNT
Destination Wrap Count Register
0x102F
DST_WRAP_STEP
Destination Wrap Step Size Register
0x1030
SRC_BEG_ADDR_SHADOW
Shadow Source Begin and Current Address Pointer Registers
0x1032
SRC_ADDR_SHADOW
0x1034
SRC_BEG_ADDR
Active Source Begin and Current Address Pointer Registers
0x1036
SRC_ADDR
0x1038
DST_BEG_ADDR_SHADOW
Shadow Destination Begin and Current Address Pointer
Registers