RAM Control Module Registers
475
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.1 M3 RAM Configuration Registers
5.2.1.1
Cx DEDRAM Configuration Register 1 (CxDRCR1)
Figure 5-4. Cx DEDRAM Configuration Register 1 (CxDRCR1)
31
16
Reserved
R-0
15
11
10
9
8
Reserved
CPUWRPROT
C1
Reserved
FETCHPROTC
1
R-0
R/W-0
R-0
R/W-0
7
3
2
1
0
Reserved
CPUWRPROT
C0
Reserved
FETCHPROTC
0
R-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-13. Cx DEDRAM Configuration Register 1 (CxDRCR1) Field Descriptions
Bit
Field
Value
Description
31-11
Reserved
Reserved
10
CPUWRPROTC1
CPU Write Protection C1
0
M3 CPU write allowed to C1 RAM block.
1
M3 CPU write not allowed to C1 RAM block.
9
Reserved
Reserved
8
FETCHPROTC1
CPU Fetch Protection C1
0
M3 CPU Fetch allowed from C1 RAM block.
1
M3 CPU Fetch not allowed from C1 RAM block.
7-3
Reserved
Reserved
2
CPUWRPROTC0
CPU Write Protection C0
0
M3 CPU write allowed to C0 RAM block.
1
M3 CPU write not allowed to C0 RAM block.
1
Reserved
Reserved
0
FETCHPROTC0
CPU Fetch Protection C0
0
M3 CPU Fetch allowed from C0 RAM block.
1
M3 CPU Fetch not allowed from C0 RAM block.