RAM Control Module Registers
477
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
Table 5-14. Cx SHRAM Configuration Register 1 (CxSRCR1) Field Descriptions (continued)
Bit
Field
Value
Description
1
DMAWRPROTC2
0
M3 uDMA Write allowed to C2 RAM Block.
1
M3 uDMA Write not allowed to C2 RAM Block.
0
FETCHPROTC2
0
M3 CPU Fetch allowed from C2 RAM Block.
1
M3 CPU Fetch not allowed from C2 RAM Block.
5.2.1.3
Cx SHRAM Config Register 2 (CxSRCR2)
Figure 5-6. Cx SHRAM Configuration Register 2 (CxSRCR2)
31
30
29
28
27
26
25
24
Reserved
CPUWRPROT
C9
DMAWRPROT
C9
FETCHPROTC
9
R-0
R/W-0
R/W-0
R/W-0
23
22
21
20
19
18
17
16
Reserved
CPUWRPROT
C8
DMAWRPROT
C8
FETCHPROTC
8
R-0
R/W-0
R/W-0
R/W-0
15
14
13
12
11
10
9
8
Reserved
CPUWRPROT
C7
DMAWRPROT
C7
FETCHPROTC
7
R-0
R/W-0
R/W-0
R/W-0
7
3
2
1
0
Reserved
CPUWRPROT
C6
DMAWRPROT
C6
FETCHPROTC
6
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-15. Cx SHRAM Configuration Register 2 (CxSRCR2) Field Descriptions
Bit
Field
Value
Description
31-27
Reserved
Reserved
26
CPUWRPROTC9
0
M3 CPU Write allowed to C9 RAM Block
1
M3 CPU Write not allowed to C9 RAM Block.
25
DMAWRPROTC9
0
M3 uDMA Write allowed to C9 RAM Block.
1
M3 uDMA Write not allowed to C9 RAM Block.
24
FETCHPROTC9
0
M3 CPU Fetch allowed from C9 RAM Block.
1
M3 CPU Fetch not allowed from C9 RAM Block.
23-19
Reserved
Reserved
18
CPUWRPROTC8
0
M3 CPU Write allowed to C8 RAM Block.
1
M3 CPU Write not allowed to C8 RAM Block.
17
DMAWRPROTC8
0
M3 uDMA Write allowed to C8 RAM Block.
1
M3 uDMA Write not allowed to C8 RAM Block.
16
FETCHPROTC8
0
M3 CPU Fetch allowed from C8 RAM Block.
1
M3 CPU Fetch not allowed from C8 RAM Block.
15-11
Reserved
Reserved
10
CPUWRPROTC7
0
M3 CPU Write allowed to C7 RAM Block.
1
M3 CPU Write not allowed to C7 RAM Block.