RAM Control Module Registers
473
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
Table 5-10. M3 RAM Error Registers Summary (continued)
Register Acronym
Size
(x8)
Offset (x8)
Protection
Reset Source
Register Description
MUECLR
4
0x28
M3
M3 Uncorrectable Error Flag Clear Register
MCECNTR
4
0x2C
M3
M3 Corrected Error Counter Register
MCETRES
4
0x30
M3
M3 Corrected Error Threshold Register
MCEFLG
4
0x38
M3
M3 Corrected Error Threshold Exceeded Flag
Register
MCEFRC
4
0x3C
M3
M3 Corrected Error Threshold Exceeded Force
Register
MCECLR
4
0x40
M3
M3 Corrected Error Threshold Exceeded Flag
Clear Register
MCEIE
4
0x44
M3
M3 Single Error Interrupt Enable Register
MNMAVFLG
4
0x50
M3
Non-Master Access Violation Flag Register
MNMAVCLR
4
0x58
M3
Non-Master Access Violation Flag Clear
Register
MMAVFLG
4
0x60
M3
Master Access Violation Flag Register
MMAVCLR
4
0x68
M3
Master Access Violation Flag Clear Register
MNMWRAVADDR
4
0x70
M3
Non-Master CPU Write Access Violation
Address Register
MNMDMAWRAVADD
R
4
0x74
M3
Non-Master DMA Write Access Violation
Address Register
MNMFAVADDR
4
0x78
M3
Non-Master CPU Fetch Access Violation
Address Register
MMWRAVADDR
4
0x80
M3
Master CPU Write Access Violation Address
Register
MMDMAWRAVADDR
4
0x84
M3
Master DMA Write Access Violation Address
Register
MMFAVADDR
4
0x88
M3
Master CPU Fetch Access Violation Address
Register
Table 5-11. C28x RAM Configuration Registers Summary
Register Acronym
Size
(x8)
Offset (x16)
Protection
Reset Source
Register Description
LxDRCR1
4
0x0
EALLOW
C28x
Lx DEDRAM Configuration Register 1
LxSRCR1
4
0x4
EALLOW
C28x
Lx SHRAM Configuration Register 1
CSxMSEL
4
0x8
EALLOW
Shared
C28x Sx SHRAM Master Select Register
CSxSRCR1
4
0x10
EALLOW
C28x
C28x Sx SHRAM Configuration Register 1
CSxSRCR2
4
0x12
EALLOW
C28x
C28x Sx SHRAM Configuration Register 2
CTOMMSGRCR
4
0x1A
EALLOW
C28x
C28TOC28_MSG_RAM Configuration Register
C28RTESTINIT
4
0x20
EALLOW
C28x
M0, M1 and C28T0C28_MSG_RAM Test and
Initialization Register
CLxRTESTINIT1
4
0x22
EALLOW
C28x
Lx RAM Test and Initialization Register 1
CSxRTESTINIT1
4
0x26
EALLOW
C28x
C28x Sx RAM Test and Initialization Register 1
C28RINITDONE
4
0x30
C28x
M0, M1 and C28T0M3_MSG_RAM INIT Done
Register
CLxRINITDONE1
4
0x32
C28x
C28x Lx RAM_INIT_DONE Register 1
CSxRINITDONE1
4
0x36
C28x
C28x Sx RAM_INIT_DONE Register 1