Section 19 LPC Interface (LPC)
Rev. 1.00 Mar. 12, 2008 Page 752 of 1178
REJ09B0403-0100
Table 19.12 HIRQ Setting and Clearing Conditions when LPC Channels are Used
Host Interrupt
Setting Condition
Clearing Condition
HIRQ1
Internal CPU writes to ODR1, then reads 0
from bit IRQ1E1 and writes 1
Internal CPU writes 0 to bit IRQ1E1,
or host reads ODR1
HIRQ12
Internal CPU writes to ODR1, then reads 0
from bit IRQ12E1 and writes 1
Internal CPU writes 0 to bit
IRQ12E1, or host reads ODR1
SMI
(IEDIR2 = 0 or
IEDIR3 = 0)
Internal CPU
•
writes to ODR2, then reads 0 from bit
SMIE2 and writes 1
•
writes to ODR3, then reads 0 from bit
SMIE3A and writes 1
•
writes to TWR15, then reads 0 from bit
SMIE3B and writes 1
Internal CPU
•
writes 0 to bit SMIE2, or host
reads ODR2
•
writes 0 to bit SMIE3A, or host
reads ODR3
•
writes 0 to bit SMIE3B, or host
reads TWR15
SMI
(IEDIR2 = 1 or
IEDIR3 = 1)
Internal CPU
•
reads 0 from bit SMIE2, then writes 1
•
reads 0 from bit SMIE3A, then writes 1
•
reads 0 from bit SMIE3B, then writes 1
Internal CPU
•
writes 0 to bit SMIE2
•
writes 0 to bit SMIE3A
•
writes 0 to bit SMIE3B
HIRQi
(i = 6, 9, 10, 11)
(IEDIR2 = 0 or
IEDIR3 = 0)
Internal CPU
•
writes to ODR2, then reads 0 from bit
IRQiE2 and writes 1
•
writes to ODR3, then reads 0 from bit
IRQiE3 and writes 1
Internal CPU
•
writes 0 to bit IRQiE2, or host
reads ODR2
•
writes 0 to bit IRQiE3, or host
reads ODR3
HIRQi
(i = 6, 9, 10, 11)
(IEDIR2 = 1 or
IEDIR3 = 1)
Internal CPU
•
reads 0 from bit IRQiE2, then writes 1
•
reads 0 from bit IRQiE3, then writes 1
Internal CPU
•
writes 0 to bit IRQiE2
•
writes 0 to bit IRQiE3
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...