Rev. 1.00 Mar. 12, 2008 Page xxxvi of xIviii
Figure 18.29 Notes on Reading Master Receive Data................................................................ 656
Figure 18.30 Flowchart for Start Condition Issuance Instruction
for Retransmission and Timing ............................................................................. 657
Figure 18.31 Stop Condition Issuance Timing ........................................................................... 658
Figure 18.32 IRIC Flag Clearing Timing When WAIT = 1 ....................................................... 659
Figure 18.33 ICDR Register Read and ICCR Register Access Timing in
Slave Transmit Mode ............................................................................................ 660
Figure 18.34 TRS Bit Set Timing in Slave Mode....................................................................... 661
Figure 18.35 Diagram of Erroneous Operation when Arbitration Lost ...................................... 663
Section 19 LPC Interface (LPC)
Figure 19.1 Block Diagram of LPC............................................................................................ 667
Figure 19.2 Typical
LFRAME
Timing....................................................................................... 735
Figure 19.3 Abort Mechanism.................................................................................................... 735
Figure 19.4 SMIC Write Transfer Flow ..................................................................................... 736
Figure 19.5 SMIC Read Transfer Flow ...................................................................................... 737
Figure 19.6 BT Write Transfer Flow.......................................................................................... 738
Figure 19.7 BT Read Transfer Flow........................................................................................... 739
Figure 19.8 GA20 Output........................................................................................................... 741
Figure 19.9 Power-Down State Termination Timing ................................................................. 746
Figure 19.10 SERIRQ Timing.................................................................................................... 747
Figure 19.11 Clock Start Request Timing .................................................................................. 749
Figure 19.12 HIRQ Flowchart (Example of Channel 1)............................................................. 753
Section 20 Ethernet Controller (EtherC)
Figure 20.1 Configuration of EtherC.......................................................................................... 758
Figure 20.2 EtherC Transmitter State Transitions ...................................................................... 777
Figure 20.3 EtherC Receiver State Transmissions ..................................................................... 779
Figure 20.4 RMII Frame Transmit Timing (Normal Transmission)........................................... 780
Figure 20.5 RMII Frame Receive Timing (Normal Reception) ................................................. 780
Figure 20.6 RMII Frame Receive Timing (Reception with False Carrier)................................. 781
Figure 20.7 MII Management Frame Format ............................................................................. 782
Figure 20.8 1-Bit Data Write Flowchart..................................................................................... 783
Figure 20.9 Bus Release Flowchart (TA in Read in Figure 20.7)............................................... 783
Figure 20.10 1-Bit Data Read Flowchart.................................................................................... 784
Figure 20.11 Independent Bus Release Flowchart (IDLE in Write in Figure 20.7) ................... 784
Figure 20.12 Changing IPG and Transmission Efficiency ......................................................... 786
Section 21 Ethernet Controller Direct Memory Access Controller (E-DMAC)
Figure 21.1 Configuration of E-DMAC, and Descriptors and Buffers....................................... 792
Figure 21.2 Relationship between Transmit Descriptor and Transmit Buffer............................ 817
Figure 21.3 Relationship between Receive Descriptor and Receive Buffer ............................... 821
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...