Section 19
LPC Interface (LPC)
Rev. 1.00 Mar. 12, 2008 Page 667 of 1178
REJ09B0403-0100
Figure 19.1 shows a block diagram of the LPC.
IDR3
IDR2
IDR1
LADR1
LADR2
LADR3
TWR0MW
ODR2
ODR3
ODR1
STR3
STR2
STR1
TWR0SW
SERIRQ
CLKRUN
LSCI
LSMI
PME
LPCPD
LRESET
LCLK
LFRAME
OBEI
IBFI1
IBFI2
IBFI3
ERRI
GA20
SIRQCR0 to 5
HISEL
LSCIE
LSCIB
LSCI input
LSMIE
LSMIB
LSMI input
PMEE
PMEB
PME input
Module data bus
Cycle detection
Serial
→
parallel conversion
Serial
←
parallel conversion
Address match
SYNC output
Parallel
→
serial conversion
Control logic
Internal interrupt
control
[Legend]
HICR0 to HICR5:
LADR12H, LADR12L:
LADR3H, LADR3L:
IDR1 to IDR3:
ODR1 to ODR3:
STR1 to STR3:
TWR1 to
TWR15
TWR1 to
TWR15
LAD0 to
LAD3
HICR0 to HICR5
Host interface control registers 0 to 5
LPC channel 1, 2 address registers 12H and 12L
LPC channel 3 address registers 3H and 3L
Input data registers 1 to 3
Output data registers 1 to 3
Status registers 1 to 3
TWR0MW:
TWR0SW:
TWR1 to TWR15:
SIRQCR0 to SIRQCR5:
HISEL:
Bidirectional data register 0MW
Bidirectional data register 0SW
Bidirectional data registers 1 to 15
SERIRQ control registers 0 to 5
Host interface select register
BTDTR
FIFO
(IN)
BTDTR
FIFO
(OUT)
LADR12
Figure 19.1 Block Diagram of LPC
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...