Rev. 1.00 Mar. 12, 2008 Page xli of xIviii
Tables
Section 1 Overview
Table 1.1
Pin Assignments in Each Operating Mode ............................................................... 6
Table 1.2
Pin Functions .......................................................................................................... 13
Section 2 CPU
Table 2.1
Instruction Classification ........................................................................................ 39
Table 2.2
Operation Notation ................................................................................................. 40
Table 2.3
Data Transfer Instructions....................................................................................... 41
Table 2.4
Arithmetic Operations Instructions (1) ................................................................... 42
Table 2.4
Arithmetic Operations Instructions (2) ................................................................... 43
Table 2.5
Logic Operations Instructions................................................................................. 44
Table 2.6
Shift Instructions..................................................................................................... 44
Table 2.7
Bit Manipulation Instructions (1)............................................................................ 45
Table 2.7
Bit Manipulation Instructions (2)............................................................................ 46
Table 2.8
Branch Instructions ................................................................................................. 47
Table 2.9
System Control Instructions.................................................................................... 48
Table 2.10
Block Data Transfer Instructions ............................................................................ 49
Table 2.11
Addressing Modes .................................................................................................. 51
Table 2.12
Absolute Address Access Ranges ........................................................................... 53
Table 2.13
Effective Address Calculation (1)........................................................................... 55
Table 2.13
Effective Address Calculation (2)........................................................................... 56
Section 3 MCU Operating Modes
Table 3.1
MCU Operating Mode Selection ............................................................................ 61
Section 4 Exception Handling
Table 4.1
Exception Types and Priority.................................................................................. 69
Table 4.2
Exception Handling Vector Table........................................................................... 70
Table 4.3
Status of CCR after Trap Instruction Exception Handling ..................................... 74
Section 5 Interrupt Controller
Table 5.1
Pin Configuration.................................................................................................... 78
Table 5.2
Correspondence between Interrupt Source and ICR ............................................... 80
Table 5.3
Interrupt Sources, Vector Addresses, and Interrupt Priorities................................. 88
Table 5.4
Interrupt Control Modes ......................................................................................... 91
Table 5.5
Interrupts Selected in Each Interrupt Control Mode ............................................... 92
Table 5.6
Operations and Control Signal Functions in Each Interrupt Control Mode............ 93
Table 5.7
Interrupt Response Times ....................................................................................... 99
Table 5.8
Number of States in Interrupt Handling Routine Execution Status ........................ 99
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...