Section 21 Ethernet Controller Direct Memory Access Controller (E-DMAC)
Rev. 1.00 Mar. 12, 2008 Page 806 of 1178
REJ09B0403-0100
21.2.8
Transmit/Receive Status Copy Enable Register (TRSCER)
TRSCER specifies whether or not transmit and receive status information reported by bits in the
EtherC/E-DMAC status register is to be indicated in bits TFS26 to TFS0 and RFS26 to RFS0 in
the corresponding descriptor. Bits in this register correspond to bits 11 to 0 in the EtherC/E-
DMAC status register (EESR). When a bit is cleared to 0, the transmit status (bits 11 to 8 in
EESR) is indicated in bits TFS3 to TFS0 in the transmit descriptor, and the receive status (bits 7
to 0 in EESR) is indicated in bits RFS7 to RFS0 of the receive descriptor. When a bit is set to 1,
the occurrence of the corresponding interrupt is not indicated in the descriptor. After this LSI is
reset, all bits are cleared to 0.
Bit Bit
Name
Initial
value
R/W Description
31 to 12
All
0
R
Reserved
These bits are always read as 0. The initial value
should not be changed.
11
CNDCE
0
R/W
CND Bit Copy Directive
0: Indicates the CND bit state in bit TFS3 in the
transmit descriptor
1: Occurrence of the corresponding interrupt is not
indicated in bit TFS3 of the transmit descriptor
10
DLCCE
0
R/W
DLC Bit Copy Directive
0: Indicates the DLC bit state in bit TFS2 of the
transmit descriptor
1: Occurrence of the corresponding interrupt is not
indicated in bit TFS2 of the transmit descriptor
9
CDCE
0
R/W
CD Bit Copy Directive
0: Indicates the CD bit state in bit TFS1 of the transmit
descriptor
1: Occurrence of the corresponding interrupt is not
indicated in bit TFS1 of the transmit descriptor
8
TROCE
0
R/W
TRO Bit Copy Directive
0: Indicates the TRO bit state in bit TFS0 of the receive
descriptor
1: Occurrence of the corresponding interrupt is not
indicated in bit TFS0 of the receive descriptor
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...