Rev. 1.00 Mar. 12, 2008 Page xi of xIviii
5.4
Interrupt Sources.................................................................................................................. 86
5.4.1
External Interrupts .................................................................................................. 86
5.4.2
Internal Interrupts ................................................................................................... 87
5.5
Interrupt Exception Handling Vector Table......................................................................... 88
5.6
Interrupt Control Modes and Interrupt Operation ................................................................ 91
5.6.1
Interrupt Control Mode 0 ........................................................................................ 93
5.6.2
Interrupt Control Mode 1 ........................................................................................ 95
5.6.3
Interrupt Exception Handling Sequence ................................................................. 98
5.6.4
Interrupt Response Times ....................................................................................... 99
5.6.5
DTC Activation by Interrupt................................................................................. 100
5.7
Usage Notes ....................................................................................................................... 102
5.7.1
Conflict between Interrupt Generation and Disabling .......................................... 102
5.7.2
Instructions that Disable Interrupts ....................................................................... 103
5.7.3
Interrupts during Execution of EEPMOV Instruction........................................... 103
5.7.4
IRQ Status Registers (ISR16, ISR) ....................................................................... 103
Section 6 Bus Controller (BSC).........................................................................105
6.1
Features.............................................................................................................................. 105
6.2
Input/Output Pins ............................................................................................................... 108
6.3
Register Descriptions ......................................................................................................... 109
6.3.1
Bus Control Register (BCR) ................................................................................. 109
6.3.2
Bus Control Register 2 (BCR2) ............................................................................ 111
6.3.3
Wait State Control Register (WSCR) ................................................................... 112
6.3.4
Wait State Control Register 2 (WSCR2) .............................................................. 114
6.3.5
System Control Register 2 (SYSCR2) .................................................................. 115
6.4
Bus Control ........................................................................................................................ 116
6.4.1
Bus Specifications................................................................................................. 116
6.4.2
Advanced Mode.................................................................................................... 123
6.4.3
I/O Select Signals.................................................................................................. 124
6.5
Bus Interface ...................................................................................................................... 125
6.5.1
Data Size and Data Alignment.............................................................................. 125
6.5.2
Valid Strobes ........................................................................................................ 127
6.5.3
Valid Strobes (in Glueless Extension) .................................................................. 128
6.5.4
Basic Operation Timing in Normal Extended Mode ............................................ 129
6.5.5
Basic Operation Timing in Address-Data Multiplex Extended Mode .................. 140
6.5.6
Wait Control ......................................................................................................... 148
6.6
Burst ROM Interface.......................................................................................................... 152
6.6.1
Basic Operation Timing........................................................................................ 152
6.6.2
Wait Control ......................................................................................................... 153
6.7
Idle Cycle........................................................................................................................... 154
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...