Rev. 1.00 Mar. 12, 2008 Page xxxi of xIviii
Figure 7.7 Memory Mapping in Block Transfer Mode............................................................... 178
Figure 7.8 Chain Transfer Operation.......................................................................................... 179
Figure 7.9 DTC Operation Timing (Example in Normal Mode or Repeat Mode)...................... 180
Figure 7.10 DTC Operation Timing (Example of Block Transfer Mode,
with Block Size of 2) .............................................................................................. 181
Figure 7.11 DTC Operation Timing (Example of Chain Transfer) ............................................ 181
Section 8 I/O Ports
Figure 8.1 Noise Canceler Circuit .............................................................................................. 203
Figure 8.2 Noise Canceler Operation.......................................................................................... 204
Figure 8.3 Noise Canceler Circuit .............................................................................................. 210
Figure 8.4 Noise Canceler Operation.......................................................................................... 210
Figure 8.5 Noise Canceler Circuit .............................................................................................. 249
Figure 8.6 Noise Canceler Operation.......................................................................................... 250
Figure 8.7 Noise Canceler Circuit .............................................................................................. 286
Figure 8.8 Noise Canceler Operation.......................................................................................... 287
Figure 8.9 Noise Canceler Circuit .............................................................................................. 293
Figure 8.10 Noise Canceler Operation........................................................................................ 293
Figure 8.11 Noise Canceler Circuit ............................................................................................ 333
Figure 8.12 Noise Canceler Operation........................................................................................ 334
Section 9 14-Bit PWM Timer (PWMX)
Figure 9.1 PWMX (D/A) Block Diagram................................................................................... 357
Figure 9.2 PWMX (D/A) Operation ........................................................................................... 365
Figure 9.3 Output Waveform (OS = 0, DADR corresponds to T
L
) ............................................ 368
Figure 9.4 Output Waveform (OS = 1, DADR corresponds to T
H
) ............................................ 369
Figure 9.5 D/A Data Register Configuration when CFS = 1 ...................................................... 369
Figure 9.6 Output Waveform when DADR = H'0207 (OS = 1) ................................................. 370
Section 10 16-Bit Free-Running Timer (FRT)
Figure 10.1 Block Diagram of 16-Bit Free-Running Timer ....................................................... 374
Figure 10.2 Increment Timing with Internal Clock Source ........................................................ 381
Figure 10.3 Timing of Output Compare A Output ..................................................................... 381
Figure 10.4 Clearing of FRC by Compare-Match A Signal ....................................................... 382
Figure 10.5 Timing of Output Compare Flag (OCFA or OCFB) Setting ................................... 382
Figure 10.6 Timing of Overflow Flag (OVF) Setting................................................................. 383
Figure 10.7 OCRA Automatic Addition Timing ........................................................................ 384
Figure 10.8 Conflict between FRC Write and Clear................................................................... 385
Figure 10.9 Conflict between FRC Write and Increment ........................................................... 386
Figure 10.10 Conflict between OCR Write and Compare-Match
(When Automatic Addition Function is Not Used) .............................................. 387
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...