Section 20 Ethernet Controller (EtherC)
Rev. 1.00 Mar. 12, 2008 Page 763 of 1178
REJ09B0403-0100
Bit Bit
Name
Initial
Value
R/W Description
5 TE
0 R/W
Transmission
Enable
0: Transmit function is disabled
1: Transmit function is enabled
If this bit is changed from enabling to disabling while a
frame is being transmitted, the transmit function
remains enabled until transmission of the frame is
completed.
4
0 R Reserved
This bit is always read as 0. The initial value should
not be changed.
3
ILB
0
R/W
Internal Loop Back Mode
Specifies loopback mode in the EtherC.
0: Normal data transmission/reception is performed.
1: When DM = 1, data loopback is performed inside
the MAC in the EtherC.
2
0 R Reserved
This bit is always read as 0. The initial value should
not be changed.
1 DM
0 R/W
Duplex
Mode
Specifies the EtherC transfer method.
0: Half-duplex transfer is specified
1: Full-duplex transfer is specified
0 PRM
0 R/W
Promiscuous
Mode
Setting this bit enables all Ethernet frames to be
received. All Ethernet frames means all receivable
frames, irrespective of differences in or
presence/absence of the destination address,
broadcast address, multicast bit, etc.
0: EtherC performs normal operation
1: EtherC performs promiscuous mode operation
Note: Bits other than TE and RE should be rewritten while both transmission and reception are
disabled (TE = 0 and also RE =0).
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...