Rev. 1.00 Mar. 12, 2008 Page xxxvii of xIviii
Figure 21.4 Sample Transmission Flowchart ............................................................................. 827
Figure 21.5 Sample Reception Flowchart................................................................................... 829
Figure 21.6 E-DMAC Operation after Transmit Error ............................................................... 830
Figure 21.7 E-DMAC Operation after Receive Error................................................................. 831
Section 22 Ethernet Controller (EtherC)
Figure 22.1 Block Diagram of USB ........................................................................................... 834
Figure 22.2 Operation at Cable Connection ............................................................................... 865
Figure 22.3 Operation at Cable Disconnection........................................................................... 866
Figure 22.4 Suspend Operation .................................................................................................. 867
Figure 22.5 Resume Operation from Up-Stream ........................................................................ 868
Figure 22.6 Flow of Transition to and Canceling Software Standby Mode................................ 869
Figure 22.7 Timing of Transition to and Canceling Software Standby Mode ............................ 870
Figure 22.8 Remote-Wakeup...................................................................................................... 871
Figure 22.9 Transfer Stages in Control Transfer ........................................................................ 872
Figure 22.10 Setup Stage Operation ........................................................................................... 873
Figure 22.11 Data Stage (Control-In) Operation ........................................................................ 874
Figure 22.12 Data Stage (Control-Out) Operation...................................................................... 875
Figure 22.13 Status Stage (Control-In) Operation ...................................................................... 876
Figure 22.14 Status Stage (Control-Out) Operation ................................................................... 877
Figure 22.15 EP1 Bulk-Out Transfer Operation......................................................................... 878
Figure 22.16 EP2 Bulk-In Transfer Operation............................................................................ 879
Figure 22.17 Operation of EP3 Interrupt-In Transfer ................................................................. 881
Figure 22.18 Forcible Stall by Application................................................................................. 884
Figure 22.19 Automatic Stall by USB Function Module............................................................ 885
Figure 22.20 RDFN Bit Operation for EP1 ................................................................................ 887
Figure 22.21 PKTE Bit Operation for EP2................................................................................. 888
Figure 22.22 Example of Circuitry in Self-Powered Mode ........................................................ 891
Figure 22.23 TR Interrupt Flag Set Timing ................................................................................ 893
Section 23 A/D Converter
Figure 23.1 Block Diagram of the A/D Converter...................................................................... 896
Figure 23.2 Example of A/D Converter Operation
(When Channel 1 is Selected in Single Mode)........................................................ 903
Figure 23.3 Example of A/D Converter Operation
(When Channels AN0 to AN3 are Selected in Scan Mode).................................... 904
Figure 23.4 A/D Conversion Timing.......................................................................................... 906
Figure 23.5 Timing of External Trigger Input ............................................................................ 908
Figure 23.6 A/D Conversion Accuracy Definitions.................................................................... 910
Figure 23.7 A/D Conversion Accuracy Definitions.................................................................... 910
Figure 23.8 Example of Analog Input Circuit ............................................................................ 911
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...