Rev. 1.00 Mar. 12, 2008 Page xxii of xIviii
20.3.21
Manual PAUSE Frame Set Register (MPR) ......................................................... 775
20.3.22
Automatic PAUSE Frame Retransmission Count Set Register (TPAUSER) ....... 775
20.4
Operation ........................................................................................................................... 776
20.4.1
Transmission......................................................................................................... 776
20.4.2
Reception .............................................................................................................. 779
20.4.3
RMII Frame Timing ............................................................................................. 780
20.4.4
Accessing MII Registers....................................................................................... 782
20.4.5
Magic Packet Detection ........................................................................................ 785
20.4.6
Operation by IPG Setting...................................................................................... 786
20.4.7
Flow Control......................................................................................................... 786
20.5
Usage Notes ....................................................................................................................... 788
20.5.1
Conditions for Setting LCHNG Bit ...................................................................... 788
20.5.2
Flow Control Defect 1 .......................................................................................... 788
20.5.3
Flow Control Defect 2 .......................................................................................... 788
20.5.4
Operation Seed...................................................................................................... 789
Section 21 Ethernet Controller Direct Memory Access Controller
(E-DMAC)....................................................................................... 791
21.1
Features.............................................................................................................................. 791
21.2
Register Descriptions ......................................................................................................... 792
21.2.1
E-DMAC Mode Register (EDMR) ....................................................................... 794
21.2.2
E-DMAC Transmit Request Register (EDTRR) .................................................. 795
21.2.3
E-DMAC Receive Request Register (EDRRR).................................................... 796
21.2.4
Transmit Descriptor List Address Register (TDLAR).......................................... 797
21.2.5
Receive Descriptor List Address Register (RDLAR) ........................................... 797
21.2.6
EtherC/E-DMAC Status Register (EESR)............................................................ 798
21.2.7
EtherC/E-DMAC Status Interrupt Permission Register (EESIPR)....................... 803
21.2.8
Transmit/Receive Status Copy Enable Register (TRSCER)................................. 806
21.2.9
Receive Missed-Frame Counter Register (RMFCR) ............................................ 808
21.2.10
Transmit FIFO Threshold Register (TFTR).......................................................... 808
21.2.11
FIFO Depth Register (FDR) ................................................................................. 810
21.2.12
Receiving method Control Register (RMCR)....................................................... 811
21.2.13
Receiving-Buffer Write Address Register (RBWAR) .......................................... 812
21.2.14
Receiving-Descriptor Fetch Address Register (RDFAR) ..................................... 812
21.2.15
Transmission-Buffer Read Address Register (TBRAR)....................................... 812
21.2.16
Transmission-Descriptor Fetch Address Register (TDFAR) ................................ 813
21.2.17
Flow Control FIFO Threshold Register (FCFTR) ................................................ 813
21.2.18
Bit Rate Setting Register (ECBRR) ...................................................................... 815
21.2.19
Transmit Interrupt Register (TRIMD) .................................................................. 815
21.3
Operation ........................................................................................................................... 816
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...