Section 19 LPC Interface (LPC)
Rev. 1.00 Mar. 12, 2008 Page 748 of 1178
REJ09B0403-0100
The serialized interrupt transfer cycle frame configuration is as follows. Two of the states
comprising each frame are the recover state in which the SERIRQ signal is returned to the 1-level
at the end of the frame, and the turnaround state in which the SERIRQ signal is not driven. The
recover state must be driven by the host or slave that was driving the preceding state.
Table 19.10 Serialized Interrupt Transfer Cycle Frame Configuration
Serial Interrupt Transfer Cycle
Frame
Count
Contents
Drive
Source
Number
of States
Notes
0 Start Slave
Host
6
In quiet mode only, slave drive possible in the
first state, then next 3 states 0-driven by host
1 IRQ0 Slave
3
Drive
impossible
2
IRQ1
Slave
3
Drive possible in LPC channel 1 and SCIF
3
SMI
Slave
3
Drive possible in LPC channels 2, 3, and SCIF
4
IRQ3
Slave
3
Drive possible in SCIF or by IRQ3E
5
IRQ4
Slave
3
Drive possible in SCIF or by IRQ4E
6
IRQ5
Slave
3
Drive possible in SCIF or by IRQ5E
7
IRQ6
Slave
3
Drive possible in LPC channels 2, 3, and SCIF
8
IRQ7
Slave
3
Drive possible in SCIF or by IRQ7E
9
IRQ8
Slave
3
Drive possible in SCIF or by IRQ8E
10
IRQ9
Slave
3
Drive possible in LPC channels 2, 3, and SCIF
11
IRQ10
Slave
3
Drive possible in LPC channels 2, 3, and SCIF
12
IRQ11
Slave
3
Drive possible in LPC channels 2, 3, and SCIF
13
IRQ12
Slave
3
Drive possible in LPC channel 1 and SCIF
14
IRQ13
Slave
3
Drive possible in SCIF or by IRQ13E
15
IRQ14
Slave
3
Drive possible in SCIF or by IRQ14E
16
IRQ15
Slave
3
Drive possible in SCIF or by IRQ15E
17 IOCHCK
Slave 3
Drive
impossible
18
Stop
Host
Undefined
First, 1 or more idle states, then 2 or 3 states
0-driven by host
2 states: Quiet mode next
3 states: Continuous mode next
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...