Rev. 1.00 Mar. 12, 2008 Page xxvii of xIviii
28.7
Module Stop Mode .......................................................................................................... 1072
28.8
Usage Notes ..................................................................................................................... 1072
28.8.1
I/O Port Status..................................................................................................... 1072
28.8.2
Current Consumption when Waiting for Oscillation Settling ............................. 1072
28.8.3
DTC Module Stop Mode .................................................................................... 1072
28.8.4
Notes on Subclock Usage ................................................................................... 1072
Section 29 List of Registers .............................................................................1073
29.1
Register Addresses (Address Order) ................................................................................ 1074
29.2
Register Bits..................................................................................................................... 1088
29.3
Register States in Each Operating Mode ......................................................................... 1106
Section 30 Platform Environment Control Interface (PECI)...........................1119
Section 31 Electrical Characteristics ...............................................................1121
31.1
Absolute Maximum Ratings ............................................................................................ 1121
31.2
DC Characteristics ........................................................................................................... 1122
31.3
AC Characteristics ........................................................................................................... 1127
31.3.1
Clock Timing ...................................................................................................... 1127
31.3.2
Control Signal Timing ........................................................................................ 1132
31.3.3
Bus Timing ......................................................................................................... 1134
31.3.4
Multiplex Bus Timing......................................................................................... 1143
31.3.5
Timing of On-Chip Peripheral Modules ............................................................. 1146
31.4
A/D Conversion Characteristics....................................................................................... 1162
31.5
Flash Memory Characteristics ......................................................................................... 1163
31.6
Usage Notes ..................................................................................................................... 1164
Appendix .......................................................................................................1165
A.
I/O Port States in Each Processing State.......................................................................... 1165
B.
Product Lineup................................................................................................................. 1168
C.
Package Dimensions ........................................................................................................ 1169
Index .......................................................................................................1171
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...