Rev. 1.00 Mar. 12, 2008 Page 1173 of 1178
REJ09B0403-0100
Interrupt controller.................................... 77
Interrupt exception handling..................... 74
Interrupt exception handling sequence ..... 98
Interrupt exception handling vector table . 88
Interrupt mask bit...................................... 34
interrupt mask level .................................. 33
Interrupt-in transfer................................. 881
Interval timer mode ................................ 422
IRQ15 to IRQ0 interrupts ......................... 86
L
LPC interface (LPC)............................... 665
LPC interface clock start request............ 749
LSI internal states in each mode........... 1066
M
Magic Packet detection........................... 785
Master receive operation......................... 623
Master transmit operation ....................... 619
Medium-speed mode ............................ 1067
MII frame timing .................................... 780
Mode comparison ................................... 920
Mode transition diagram....................... 1065
Module stop mode ................................ 1072
Multi-buffer frame transmit/receive
processing ............................................... 830
Multiply-accumulate register (MAC) ....... 35
Multiprocessor communication
function................................................... 460
N
NMI interrupt............................................ 86
Normal mode .................................. 176, 184
Number of DTC execution states ........... 182
O
OCIA....................................................... 384
OCIB....................................................... 384
On-board programming .......................... 947
On-board programming mode................. 917
Operating modes ....................................... 61
Operation by IPG setting ........................ 786
Operation field .......................................... 50
Output compare....................................... 381
Overflow ................................................. 420
Overrun error .......................................... 456
OVI0 ....................................................... 407
OVI1 ....................................................... 407
OVIX ...................................................... 407
OVIY ...................................................... 407
P
Parity error .............................................. 456
PDM...................................................... 1057
Pin arrangement .......................................... 4
Pin functions ............................................. 13
Procedure program.................................. 972
Program counter (PC) ............................... 33
Programmer mode................................... 987
Programming/erasing interface
register .................................................... 928
Protection................................................ 982
R
RAM ............................................. 915, 1119
Receive descriptor 0 (RD0)..................... 822
Receive descriptor 1 (RD1)..................... 825
Receive descriptor 2 (RD2)..................... 825
Register field............................................. 50
Registers
ABRKCR .............................................. 80
ADCR ................................................. 901
ADCSR ............................................... 899
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...