Rev. 1.00 Mar. 12, 2008 Page 1172 of 1178
REJ09B0403-0100
Control transfer....................................... 872
Conversion cycle .................................... 365
CPU operating modes
Advanced mode .................................... 28
CPU operating modes............................... 26
Normal mode ........................................ 26
CRC operation circuit............................. 497
Crystal oscillator................................... 1052
D
Data direction register .................... 187, 270
Data register.................................... 187, 270
Data stage ............................................... 874
Data transfer controller (DTC) ............... 159
Download pass/fail result parameter....... 938
DTC vector table .................................... 173
E
Effective address................................. 51, 55
Effective address extension ...................... 50
ERI1........................................................ 487
ERI2........................................................ 487
Error protection ...................................... 984
EtherC receiver ....................................... 779
EtherC transmitter................................... 776
Ethernet controller (EtherC) ................... 757
Ethernet controller direct memory
access controller (E-DMAC) .................. 791
Exception handling ................................... 69
Exception handling vector table ............... 70
Extended control register (EXR) .............. 33
External clock....................................... 1053
F
Flash erase block select parameter.......... 945
Flash MAT configuration ....................... 921
Flash multipurpose address area
parameter ................................................ 942
Flash multipurpose data destination
parameter ................................................ 942
Flash pass/fail parameter......................... 946
Flash programming/erasing frequency
parameter ................................................ 940
Flow control............................................ 786
FOVI ....................................................... 384
Framing error .......................................... 456
G
General registers ....................................... 32
H
Hardware protection................................ 982
Hardware standby mode ....................... 1071
I
I/O ports .................................................. 187
I/O select signals ..................................... 124
I
2
C bus formats ....................................... 617
I
2
C bus interface (IIC)............................. 585
Input pull-up MOS control register. 187, 270
Input pull-up MOSs ........................ 187, 270
Instruction set............................................ 39
Arithmetic operations instructions ........ 42
Bit manipulation instructions ................ 45
Block sata transfer instructions ............. 49
Branch instructions ............................... 47
Data transfer instructions ...................... 41
Logic operations instructions ................ 44
Shift instructions ................................... 44
System control instructions................... 48
Interface .................................................. 429
Internal block diagram ................................ 3
Interrupt control modes............................. 91
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...