
Rev. 1.00 Mar. 12, 2008 Page xlvi of xIviii
Table 25.4
Parameters and Target Modes............................................................................... 937
Table 25.5
Setting On-Board Programming Mode................................................................. 947
Table 25.6
System Clock Frequency for Automatic-Bit-Rate Adjustment by This LSI......... 949
Table 25.7
Enumeration Information...................................................................................... 953
Table 25.8
Executable MAT................................................................................................... 973
Table 25.9 (1)
Useable Area for Programming in User Program Mode............................... 974
Table 25.9 (2)
Useable Area for Erasure in User Program Mode ........................................ 976
Table 25.9 (3)
Useable Area for Programming in User Boot Mode..................................... 978
Table 25.9 (4)
Useable Area for Erasure in User Boot Mode .............................................. 980
Table 25.10
Hardware Protection ......................................................................................... 983
Table 25.11
Software Protection........................................................................................... 984
Table 25.12
Inquiry and Selection Commands..................................................................... 992
Table 25.13
Programming/Erasing Command.................................................................... 1005
Table 25.14
Status Code ..................................................................................................... 1014
Table 25.15
Error Code ...................................................................................................... 1015
Section 26 Boundary Scan (JTAG)
Table 26.1
Pin Configuration................................................................................................ 1021
Table 26.2
JTAG Register Serial Transfer............................................................................ 1022
Table 26.3
Correspondence between Pins and Boundary Scan Register
(H8S/2472 Group) .............................................................................................. 1025
Table 26.4
Correspondence between Pins and Boundary Scan Register
(H8S/2462 Group) .............................................................................................. 1034
Section 27 Clock Pulse Generator
Table 27.1
Damping Resistance Values ............................................................................... 1052
Table 27.2
Crystal Resonator Parameters............................................................................. 1053
Table 27.3
Ranges of Multiplied Clock Frequency .............................................................. 1054
Section 28 Power-Down Modes
Table 28.1
Operating Frequency and Wait Time.................................................................. 1060
Table 28.2
LSI Internal States in Each Mode ....................................................................... 1066
Section 31 Electrical Characteristics
Table 31.1
Absolute Maximum Ratings ............................................................................... 1121
Table 31.2
DC Characteristics (1) ........................................................................................ 1122
Table 31.2
DC Characteristics (2) ........................................................................................ 1124
Table 31.3
Permissible Output Currents............................................................................... 1125
Table 31.4
Clock Timing...................................................................................................... 1127
Table 31.5
External Clock Input Conditions ........................................................................ 1128
Table 31.6
Subclock Input Conditions.................................................................................. 1128
Table 31.7
Control Signal Timing ........................................................................................ 1132
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...