Section 20 Ethernet Controller (EtherC)
Rev. 1.00 Mar. 12, 2008 Page 759 of 1178
REJ09B0403-0100
20.2 Input/Output
Pins
Table 20.1 lists the pin configuration of the EtherC.
Table 20.1 Pin Configuration
Type Abbreviation
I/O Function
RM_REF-CLK Input Transmit/Receive
Clock
Timing reference signal for the RM_TX-EN, RM_TXD1
to RM_TXD0, RM_CRS-DV, RM_RXD1 to RM_RXD0,
and RM_RX-ER signals
RM_TX-EN Output
Transmit
Enable
Indicates that transmit data is ready on pins RM_TXD1
and RM_TXD0.
RM_TXD1
RM_TXD0
Output Transmit
Data
2-bit transmit data
RM_CRS-DV
Input
Carrier Detection/Receive Data Valid
Carrier detection signal/Signal that indicates that valid
receive data is on pins RM_RXD1 and RM_RXD0.
RM_RXD1
RM_RXD0
Input Receive
Data
2-bit receive data
RMII
interface
signals
RM_RX-ER Input
Receive
Error
Indicates the error state during data reception.
MDC
Output
Management Data Clock
Reference clock signal for information transfer via MDIO
PHY
register
interface
signals
MDIO Input/
Output
Management Data I/O
Bidirectional signal for exchange of management
information between the station management entity
(STA) and physical layer (PHY)
LNKSTA Input
Link
Status
Inputs link status from PHY-LSI
Others
WOL Output
Wake-On-LAN
Signal indicating reception of Magic Packet
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...