Rev. 1.00 Mar. 12, 2008 Page xviii of xIviii
15.3.14
SCIF Control Register (SCIFCR) ......................................................................... 524
15.4
Operation ........................................................................................................................... 526
15.4.1
Baud Rate ............................................................................................................. 526
15.4.2
Operation in Asynchronous Communication........................................................ 527
15.4.3
Initialization of the SCIF ...................................................................................... 528
15.4.4
Data Transmission/Reception with Flow Control................................................. 531
15.4.5
Data Transmission/Reception Through the LPC Interface ................................... 537
15.5
Interrupt Sources................................................................................................................ 539
15.6
Usage Note......................................................................................................................... 539
15.6.1
Power-Down Mode When LCLK is Selected for SCLK ...................................... 539
Section 16 Serial Pin Multiplexed Modes ......................................................... 541
16.1
Features.............................................................................................................................. 541
16.2
Input/Output Pins............................................................................................................... 542
16.3
Register Descriptions ......................................................................................................... 543
16.3.1
Serial Multiplexed Mode Register 0 (SMR0) ....................................................... 543
16.3.2
Serial Multiplexed Mode Register 1 (SMR1) ....................................................... 544
16.4
Operation of Serial Pin Multiplexed Modes ...................................................................... 545
16.4.1
Serial Pin Multiplexed Mode 0
(Default; SMR0 Register [bits SM2, SM1, SM0] = [0 0 0])................................. 545
16.4.2
Serial Pin Multiplexed Mode 1
(SMR0 Register [bits SM2, SM1, SM0] = [0 0 1])............................................... 546
16.4.3
Serial Pin Multiplexed Mode 2
(SMR0 Register [bits SM2, SM1, SM0] = [0 1 0])............................................... 547
16.4.4
Serial Pin Multiplexed Mode 3
(SMR0 Register [bits SM2, SM1, SM0] = [0 1 1])............................................... 548
16.4.5
Serial Pin Multiplexed Mode 4
(SMR0 Register [bits SM2, SM1, SM0] = [1 0 0])............................................... 549
16.5
Serial Port Pin Configuration............................................................................................. 550
Section 17 Synchronous Serial Communication Unit (SSU) ............................ 551
17.1
Features.............................................................................................................................. 551
17.2
Input/Output Pins............................................................................................................... 553
17.3
Register Descriptions ......................................................................................................... 553
17.3.1
SS Control Register H (SSCRH) .......................................................................... 554
17.3.2
SS Control Register L (SSCRL) ........................................................................... 556
17.3.3
SS Mode Register (SSMR) ................................................................................... 557
17.3.4
SS Enable Register (SSER) .................................................................................. 558
17.3.5
SS Status Register (SSSR) .................................................................................... 559
17.3.6
SS Control Register 2 (SSCR2) ............................................................................ 561
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...