Section 5 Interrupt Controller
Rev. 1.00 Mar. 12, 2008 Page 88 of 1178
REJ09B0403-0100
5.5
Interrupt Exception Handling Vector Table
Table 5.3 lists interrupt exception handling sources, vector addresses, and interrupt priorities. For
default priorities, the lower the vector number, the higher the priority. Modules set at the same
priority will conform to their default priorities. Priorities within a module are fixed.
An interrupt control level can be specified for a module to which an ICR bit is assigned. Interrupt
requests from modules that are set to interrupt control level 1 (priority) by the ICR bit setting are
given priority and processed before interrupt requests from modules that are set to interrupt
control level 0 (no priority).
Table 5.3
Interrupt Sources, Vector Addresses, and Interrupt Priorities
Vector
Address
Origin of
Interrupt
Source Name
Vector
Number Advanced Mode ICR
Priority
NMI 7
H
'
00001C —
High
External pin
IRQ0 16
H
'
000040 ICRA7
IRQ1
17
H
'
000044 ICRA6
IRQ2
IRQ3
18
19
H
'
000048
H
'
00004C
ICRA5
IRQ4
IRQ5
20
21
H
'
000050
H
'
000054
ICRA4
IRQ6
IRQ7
22
23
H
'
000058
H
'
00005C
ICRA3
DTC
SWDTEND (Software activation
data transfer end)
24 H
'
000060 ICRA2
WDT_0 WOVI0
(Interval
timer)
25 H
'
000064 ICRA1
WDT_1 WOVI1
(Interval
timer)
26 H
'
000068 ICRA0
— Address
break
27
H
'
00006C —
A/D converter ADI (A/D conversion end)
28
H
'
000070 ICRB7
EVC EVENTI
29
H
'
000074 —
TMR_X
CMIAX (Compare match A)
CMIBX (Compare match B)
OVIX (Overflow)
44
45
46
H
'
0000B0
H
'
0000B4
H
'
0000B8
ICRB4
FRT
OCIA (Output compare A)
OCIB (Output compare B)
FOVI (Overflow)
52
53
54
H
'
0000D0
H
'
0000D4
H
'
0000D8
ICRB6
Low
Summary of Contents for H8S Family
Page 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Page 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Page 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Page 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Page 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Page 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Page 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Page 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Page 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Page 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Page 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Page 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Page 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Page 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Page 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Page 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Page 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Page 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Page 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Page 1229: ......
Page 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...