22.3.25 TCD Destination Address (DMA_TCDn_DADDR)
Address: 4000_8000h base + 1010h (32d × i), where i=0d to 15d
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x*
* Notes:
x = Undefined at reset.
•
DMA_TCDn_DADDR field descriptions
Field
Description
31–0
DADDR
Destination Address
Memory address pointing to the destination data.
22.3.26 TCD Signed Destination Address Offset (DMA_TCDn_DOFF)
Address: 4000_8000h base + 1014h (32d × i), where i=0d to 15d
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Read
Write
Reset
* Notes:
x = Undefined at reset.
•
DMA_TCDn_DOFF field descriptions
Field
Description
15–0
DOFF
Destination Address Signed Offset
Sign-extended offset applied to the current destination address to form the next-state value as each
destination write is completed.
Memory map/register definition
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
468
Freescale Semiconductor, Inc.