121
BGA
100
LQFP
64
LQFP
64
MAP
BGA
Pin Name
Default
ALT0
ALT1
ALT2
ALT3
ALT4
ALT5
ALT6
ALT7
EzPort
D7
77
50
A8
PTC5/
LLWU_P9
DISABLED
PTC5/
LLWU_P9
SPI0_SCK
LPTMR0_
ALT2
I2S0_RXD0
CMP0_OUT FTM0_CH2
C7
78
51
A7
PTC6/
LLWU_P10
CMP0_IN0
CMP0_IN0
PTC6/
LLWU_P10
SPI0_SOUT PDB0_
EXTRG
I2S0_RX_
BCLK
I2S0_MCLK
B7
79
52
B6
PTC7
CMP0_IN1
CMP0_IN1
PTC7
SPI0_SIN
USB_SOF_
OUT
I2S0_RX_FS
A7
80
53
A6
PTC8
ADC1_SE4b/
CMP0_IN2
ADC1_SE4b/
CMP0_IN2
PTC8
I2S0_MCLK
D6
81
54
B5
PTC9
ADC1_SE5b/
CMP0_IN3
ADC1_SE5b/
CMP0_IN3
PTC9
I2S0_RX_
BCLK
FTM2_FLT0
C6
82
55
B4
PTC10
ADC1_SE6b ADC1_SE6b PTC10
I2C1_SCL
I2S0_RX_FS
C5
83
56
A5
PTC11/
LLWU_P11
ADC1_SE7b ADC1_SE7b PTC11/
LLWU_P11
I2C1_SDA
B6
84
—
—
PTC12
DISABLED
PTC12
A6
85
—
—
PTC13
DISABLED
PTC13
A5
86
—
—
PTC14
DISABLED
PTC14
B5
87
—
—
PTC15
DISABLED
PTC15
—
88
—
—
VSS
VSS
VSS
—
89
—
—
VDD
VDD
VDD
D5
90
—
—
PTC16
DISABLED
PTC16
LPUART0_
RX
C4
91
—
—
PTC17
DISABLED
PTC17
LPUART0_
TX
B4
92
—
—
PTC18
DISABLED
PTC18
LPUART0_
RTS_b
A4
—
—
—
PTC19
DISABLED
PTC19
LPUART0_
CTS_b
D4
93
57
C3
PTD0/
LLWU_P12
DISABLED
PTD0/
LLWU_P12
SPI0_PCS0 UART2_
RTS_b
LPUART0_
RTS_b
D3
94
58
A4
PTD1
ADC0_SE5b ADC0_SE5b PTD1
SPI0_SCK
UART2_
CTS_b
LPUART0_
CTS_b
C3
95
59
C2
PTD2/
LLWU_P13
DISABLED
PTD2/
LLWU_P13
SPI0_SOUT UART2_RX
LPUART0_
RX
I2C0_SCL
B3
96
60
B3
PTD3
DISABLED
PTD3
SPI0_SIN
UART2_TX
LPUART0_
TX
I2C0_SDA
A3
97
61
A3
PTD4/
LLWU_P14
DISABLED
PTD4/
LLWU_P14
SPI0_PCS1 UART0_
RTS_b
FTM0_CH4
EWM_IN
SPI1_PCS0
A2
98
62
C1
PTD5
ADC0_SE6b ADC0_SE6b PTD5
SPI0_PCS2 UART0_
CTS_b
FTM0_CH5
EWM_OUT_
b
SPI1_SCK
F7
—
—
—
VSS
VSS
VSS
E7
—
—
—
VDD
VDD
VDD
B2
99
63
B2
PTD6/
LLWU_P15
ADC0_SE7b ADC0_SE7b PTD6/
LLWU_P15
SPI0_PCS3 UART0_RX
FTM0_CH6
FTM0_FLT0 SPI1_SOUT
A1
100
64
A2
PTD7
DISABLED
PTD7
UART0_TX
FTM0_CH7
FTM0_FLT1 SPI1_SIN
A11
—
—
—
NC
NC
NC
Chapter 10 Signal Multiplexing and Signal Descriptions
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
Freescale Semiconductor, Inc.
213