121
BGA
100
LQFP
64
LQFP
64
MAP
BGA
Pin Name
Default
ALT0
ALT1
ALT2
ALT3
ALT4
ALT5
ALT6
ALT7
EzPort
E4
1
1
A1
PTE0/
CLKOUT32K
ADC1_SE4a ADC1_SE4a PTE0/
CLKOUT32K
SPI1_PCS1 UART1_TX
I2C1_SDA
RTC_
CLKOUT
E3
2
2
B1
PTE1/
LLWU_P0
ADC1_SE5a ADC1_SE5a PTE1/
LLWU_P0
SPI1_SOUT UART1_RX
I2C1_SCL
SPI1_SIN
E2
3
—
—
PTE2/
LLWU_P1
ADC1_SE6a ADC1_SE6a PTE2/
LLWU_P1
SPI1_SCK
UART1_
CTS_b
F4
4
—
—
PTE3
ADC1_SE7a ADC1_SE7a PTE3
SPI1_SIN
UART1_
RTS_b
SPI1_SOUT
H7
5
—
—
PTE4/
LLWU_P2
DISABLED
PTE4/
LLWU_P2
SPI1_PCS0 LPUART0_
TX
G4
6
—
—
PTE5
DISABLED
PTE5
SPI1_PCS2 LPUART0_
RX
F3
7
—
—
PTE6
DISABLED
PTE6
SPI1_PCS3 LPUART0_
CTS_b
I2S0_MCLK
USB_SOF_
OUT
E6
8
3
C5
VDD
VDD
VDD
G7
9
4
C4
VSS
VSS
VSS
L6
—
—
—
VSS
VSS
VSS
F1
10
5
E1
USB0_DP
USB0_DP
USB0_DP
F2
11
6
D1
USB0_DM
USB0_DM
USB0_DM
G1
12
7
E2
VOUT33
VOUT33
VOUT33
G2
13
8
D2
VREGIN
VREGIN
VREGIN
H1
14
—
—
ADC0_DP1
ADC0_DP1
ADC0_DP1
H2
15
—
—
ADC0_DM1 ADC0_DM1 ADC0_DM1
J1
16
—
—
ADC1_DP1/
ADC0_DP2
ADC1_DP1/
ADC0_DP2
ADC1_DP1/
ADC0_DP2
J2
17
—
—
ADC1_DM1/
ADC0_DM2
ADC1_DM1/
ADC0_DM2
ADC1_DM1/
ADC0_DM2
K1
18
9
G1
ADC0_DP0/
ADC1_DP3
ADC0_DP0/
ADC1_DP3
ADC0_DP0/
ADC1_DP3
K2
19
10
F1
ADC0_DM0/
ADC1_DM3
ADC0_DM0/
ADC1_DM3
ADC0_DM0/
ADC1_DM3
L1
20
11
G2
ADC1_DP0/
ADC0_DP3
ADC1_DP0/
ADC0_DP3
ADC1_DP0/
ADC0_DP3
L2
21
12
F2
ADC1_DM0/
ADC0_DM3
ADC1_DM0/
ADC0_DM3
ADC1_DM0/
ADC0_DM3
F5
22
13
F4
VDDA
VDDA
VDDA
G5
23
14
G4
VREFH
VREFH
VREFH
G6
24
15
G3
VREFL
VREFL
VREFL
F6
25
16
F3
VSSA
VSSA
VSSA
L3
26
17
H1
VREF_OUT/
CMP1_IN5/
CMP0_IN5/
ADC1_SE18
VREF_OUT/
CMP1_IN5/
CMP0_IN5/
ADC1_SE18
VREF_OUT/
CMP1_IN5/
CMP0_IN5/
ADC1_SE18
K5
27
18
H2
DAC0_OUT/
CMP1_IN3/
ADC0_SE23
DAC0_OUT/
CMP1_IN3/
ADC0_SE23
DAC0_OUT/
CMP1_IN3/
ADC0_SE23
Pinout
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
210
Freescale Semiconductor, Inc.