121
BGA
100
LQFP
64
LQFP
64
MAP
BGA
Pin Name
Default
ALT0
ALT1
ALT2
ALT3
ALT4
ALT5
ALT6
ALT7
EzPort
J11
52
34
F8
RESET_b
RESET_b
RESET_b
G11
53
35
F7
PTB0/
LLWU_P5
ADC0_SE8/
ADC1_SE8
ADC0_SE8/
ADC1_SE8
PTB0/
LLWU_P5
I2C0_SCL
FTM1_CH0
FTM1_QD_
PHA
G10
54
36
F6
PTB1
ADC0_SE9/
ADC1_SE9
ADC0_SE9/
ADC1_SE9
PTB1
I2C0_SDA
FTM1_CH1
FTM1_QD_
PHB
G9
55
37
E7
PTB2
ADC0_SE12 ADC0_SE12 PTB2
I2C0_SCL
UART0_
RTS_b
FTM0_FLT3
G8
56
38
E8
PTB3
ADC0_SE13 ADC0_SE13 PTB3
I2C0_SDA
UART0_
CTS_b
FTM0_FLT0
F11
—
—
—
PTB6
ADC1_SE12 ADC1_SE12 PTB6
E11
—
—
—
PTB7
ADC1_SE13 ADC1_SE13 PTB7
D11
—
—
—
PTB8
DISABLED
PTB8
LPUART0_
RTS_b
E10
57
—
—
PTB9
DISABLED
PTB9
SPI1_PCS1 LPUART0_
CTS_b
D10
58
—
—
PTB10
ADC1_SE14 ADC1_SE14 PTB10
SPI1_PCS0 LPUART0_
RX
FTM0_FLT1
C10
59
—
—
PTB11
ADC1_SE15 ADC1_SE15 PTB11
SPI1_SCK
LPUART0_
TX
FTM0_FLT2
—
60
—
—
VSS
VSS
VSS
—
61
—
—
VDD
VDD
VDD
B10
62
39
E6
PTB16
DISABLED
PTB16
SPI1_SOUT UART0_RX
FTM_
CLKIN0
EWM_IN
E9
63
40
D7
PTB17
DISABLED
PTB17
SPI1_SIN
UART0_TX
FTM_
CLKIN1
EWM_OUT_
b
D9
64
41
D6
PTB18
DISABLED
PTB18
FTM2_CH0
I2S0_TX_
BCLK
FTM2_QD_
PHA
C9
65
42
C7
PTB19
DISABLED
PTB19
FTM2_CH1
I2S0_TX_FS
FTM2_QD_
PHB
F10
66
—
—
PTB20
DISABLED
PTB20
CMP0_OUT
F9
67
—
—
PTB21
DISABLED
PTB21
CMP1_OUT
F8
68
—
—
PTB22
DISABLED
PTB22
E8
69
—
—
PTB23
DISABLED
PTB23
SPI0_PCS5
B9
70
43
D8
PTC0
ADC0_SE14 ADC0_SE14 PTC0
SPI0_PCS4 PDB0_
EXTRG
USB_SOF_
OUT
D8
71
44
C6
PTC1/
LLWU_P6
ADC0_SE15 ADC0_SE15 PTC1/
LLWU_P6
SPI0_PCS3 UART1_
RTS_b
FTM0_CH0
I2S0_TXD0
LPUART0_
RTS_b
C8
72
45
B7
PTC2
ADC0_SE4b/
CMP1_IN0
ADC0_SE4b/
CMP1_IN0
PTC2
SPI0_PCS2 UART1_
CTS_b
FTM0_CH1
I2S0_TX_FS LPUART0_
CTS_b
B8
73
46
C8
PTC3/
LLWU_P7
CMP1_IN1
CMP1_IN1
PTC3/
LLWU_P7
SPI0_PCS1 UART1_RX
FTM0_CH2
CLKOUT
I2S0_TX_
BCLK
LPUART0_
RX
—
74
47
E3
VSS
VSS
VSS
—
75
48
E4
VDD
VDD
VDD
A8
76
49
B8
PTC4/
LLWU_P8
DISABLED
PTC4/
LLWU_P8
SPI0_PCS0 UART1_TX
FTM0_CH3
CMP1_OUT LPUART0_
TX
Pinout
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
212
Freescale Semiconductor, Inc.