35.4.1 DAC Data Low Register (DACx_DATnL)
Address: 4003_F000h base + 0h (2d × i), where i=0d to 15d
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
DACx_DATnL field descriptions
Field
Description
7–0
DATA0
DATA0
When the DAC buffer is not enabled, DATA[11:0] controls the output voltage based on the following
formula: V
out
= V
in
* (1 + DACDAT0[11:0])/4096
When the DAC buffer is enabled, DATA is mapped to the 16-word buffer.
35.4.2 DAC Data High Register (DACx_DATnH)
Address: 4003_F000h base + 1h (2d × i), where i=0d to 15d
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
DACx_DATnH field descriptions
Field
Description
7–4
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
3–0
DATA1
DATA1
When the DAC Buffer is not enabled, DATA[11:0] controls the output voltage based on the following
formula. V
out
= V
in
* (1 + DACDAT0[11:0])/4096
When the DAC buffer is enabled, DATA[11:0] is mapped to the 16-word buffer.
Memory map/register definition
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
776
Freescale Semiconductor, Inc.