6. All other UARTs contain a 1-entry transmit and receive FIFOs
3.9.4.2 UART wakeup
The UART can be configured to generate an interrupt/wakeup on the first active edge that
it receives.
3.9.4.3 UART interrupts
The UART has multiple sources of interrupt requests. However, some of these sources
are OR'd together to generate a single interrupt request. See below for the mapping of the
individual interrupt sources to the interrupt request:
The status interrupt combines the following interrupt sources:
Source
UART 0
UART 1
UART 2
Transmit data empty
x
x
x
Transmit complete
x
x
x
Idle line
x
x
x
Receive data full
x
x
x
LIN break detect
x
x
x
RxD pin active edge
x
x
x
Initial character detect
x
—
—
The error interrupt combines the following interrupt sources:
Source
UART 0
UART 1
UART 2
Receiver overrun
x
x
x
Noise flag
x
x
x
Framing error
x
x
x
Parity error
x
x
x
Transmitter buffer overflow
x
x
x
Receiver buffer overflow
x
x
x
Receiver buffer underflow
x
x
x
Transmit threshold (ISO7816) x
—
—
Receiver threshold (ISO7816) x
—
—
Wait timer (ISO7816)
x
—
—
Character wait timer
(ISO7816)
x
—
—
Block wait timer (ISO7816)
x
—
—
Table continues on the next page...
Chapter 3 Chip Configuration
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
Freescale Semiconductor, Inc.
129