2. Since LPO clock source is disabled, filters will be bypassed during VLLS0
3. The SMC_STOPCTRL[PORPO] bit in the SMC module controls this option.
4. A 16 KB portion of SRAM_U block is in low power when MCU is in low power modes LLS2 and VLLS2. The remaining
System RAM is OFF in LLS2 and VLLS2.
5. These components remain powered in BAT power mode.
6. Use an externally generated bit clock or an externally generated audio master clock (including EXTAL).
7. System OSC and LPO clock sources are not available in VLLS0. Pulse counting is available in all modes.
8. RTC_CLKOUT is not available. CLKOUT32K can be configured as an alternate path of supplying 32 kHz.
9. CMP in stop or VLPS supports high speed or low speed external pin to pin or external pin to DAC compares. CMP in LLSx
or VLLSx only supports low speed external pin to pin or external pin to DAC compares. Windowed, sampled & filtered
modes of operation are not available while in stop, VLPS, LLSx, or VLLSx modes.
Module Operation in Low Power Modes
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
190
Freescale Semiconductor, Inc.