25.3.4 MCG Control 4 Register (MCG_C4)
NOTE
Reset values for DRST and DMX32 bits are 0.
Address: 4006_4000h base + 3h offset = 4006_4003h
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
* Notes:
x = Undefined at reset.
•
A value for FCTRIM is loaded during reset from a factory programmed location. x = Undefined at reset.
•
MCG_C4 field descriptions
Field
Description
7
DMX32
DCO Maximum Frequency with 32.768 kHz Reference
The DMX32 bit controls whether the DCO frequency range is narrowed to its maximum frequency with a
32.768 kHz reference.
The following table identifies settings for the DCO frequency range.
NOTE: The system clocks derived from this source should not exceed their specified maximums.
DRST_DRS
DMX32
Reference Range
FLL Factor
DCO Range
00
0
31.25–39.0625 kHz
640
20–25 MHz
1
32.768 kHz
732
24 MHz
01
0
31.25–39.0625 kHz
1280
40–50 MHz
1
32.768 kHz
1464
48 MHz
10
0
31.25–39.0625 kHz
1920
60–75 MHz
1
32.768 kHz
2197
72 MHz
11
0
31.25–39.0625 kHz
2560
80–100 MHz
1
32.768 kHz
2929
96 MHz
0
DCO has a default range of 25%.
1
DCO is fine-tuned for maximum frequency with 32.768 kHz reference.
6–5
DRST_DRS
DCO Range Select
The DRS bits select the frequency range for the FLL output, DCOOUT. When the LP bit is set, writes to
the DRS bits are ignored. The DRST read field indicates the current frequency range for DCOOUT. The
DRST field does not update immediately after a write to the DRS field due to internal synchronization
between clock domains. See the DCO Frequency Range table for more details.
00
Encoding 0 — Low range (reset default).
Table continues on the next page...
Chapter 25 Multipurpose Clock Generator (MCG)
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
Freescale Semiconductor, Inc.
539