10.4.6 Timer Modules
Table 10-16. FTM 0 Signal Descriptions
Chip signal name
Module signal
name
Description
I/O
FTM_CLKIN[1:0]
EXTCLK
External clock. FTM external clock can be selected to drive the
FTM counter.
I
FTM0_CH[7:0]
CHn
FTM channel (n), where n can be 7-0
I/O
FTM0_FLT[3:0]
FAULTj
Fault input (j), where j can be 3-0
I
Table 10-17. FTM 1 Signal Descriptions
Chip signal name
Module signal
name
Description
I/O
FTM_CLKIN[1:0]
EXTCLK
External clock. FTM external clock can be selected to drive the
FTM counter.
I
FTM1_CH[1:0]
CHn
FTM channel (n), where n can be 7-0
I/O
FTM1_FLT0
FAULTj
Fault input (j), where j can be 3-0
I
FTM1_QD_PHA
PHA
Quadrature decoder phase A input. Input pin associated with
quadrature decoder phase A.
I
FTM1_QD_PHB
PHB
Quadrature decoder phase B input. Input pin associated with
quadrature decoder phase B.
I
Table 10-18. FTM 2 Signal Descriptions
Chip signal name
Module signal
name
Description
I/O
FTM_CLKIN[1:0]
EXTCLK
External clock. FTM external clock can be selected to drive the
FTM counter.
I
FTM2_CH[1:0]
CHn
FTM channel (n), where n can be 7-0
I/O
FTM2_FLT0
FAULTj
Fault input (j), where j can be 3-0
I
FTM2_QD_PHA
PHA
Quadrature decoder phase A input. Input pin associated with
quadrature decoder phase A.
I
FTM2_QD_PHB
PHB
Quadrature decoder phase B input. Input pin associated with
quadrature decoder phase B.
I
Table 10-19. PDB 0 Signal Descriptions
Chip signal name
Module signal
name
Description
I/O
PDB0_EXTRG
EXTRG
External Trigger Input Source
If the PDB is enabled and external trigger input source is selected,
a positive edge on the EXTRG signal resets and starts the counter.
I
Module Signal Description Tables
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
222
Freescale Semiconductor, Inc.