CPWMS = 0
0x00
00
01
0x01 0x02 0x03 0x04 0x05
initialization trigger
CLKS[1:0] bits
FTM counter
system clock
CNTIN = 0x0000
MOD = 0x000F
Figure 38-243. Initialization trigger is generated if (CNT = CNTIN), (CLKS[1:0] = 0:0), and
a value different from zero is written to CLKS[1:0] bits
system clock
CNT
channel (n) input
CHnF bit
C(n)V
XX
0x27
selected channel (n) input event: rising edge
NOTE
Channel (n) input after its synchronizer and filter
MOD = 0xFFFF
CNTIN = 0x0000
PS[2:0] = 3'b000
ICRST = 1'b1
...
0x27
...
0x00 0x01 0x02 0x03
0x26
0x25
0x24
0x23
0x22
0x21
0x20
initialization trigger
Figure 38-244. Initialization trigger is generated if the channel (n) is in Input Capture
mode, ICRST = 1 and the selected input capture event occurs in the channel (n) input
The initialization trigger output provides a trigger signal that is used for on-chip modules.
38.4.22 Capture Test mode
The Capture Test mode allows to test the CnV registers, the FTM counter and the
interconnection logic between the FTM counter and CnV registers.
In this test mode, all channels must be configured for
and FTM
counter must be configured to the
Functional description
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
926
Freescale Semiconductor, Inc.