3.7.1.3 ADCx Connections/Channel Assignment
NOTE
As indicated by the following sections, each ADCx_DPx input
and certain ADCx_DMx inputs may operate as single-ended
ADC channels in single-ended mode.
3.7.1.3.1 ADC0 channel assignment
Table 3-40. ADC0 Assignments
ADC Channel
(SC1n[ADCH])
Channel
Input signal (SC1n[DIFF]= 1)
Input signal (SC1n[DIFF]= 0)
00000
DAD0
00001
DAD1
ADC0_DP1 and ADC0_DM1
ADC0_DP1
00010
DAD2
00011
DAD3
00100
AD4a
Reserved
Reserved
00101
AD5a
Reserved
Reserved
00110
AD6a
Reserved
Reserved
00111
AD7a
Reserved
Reserved
00100
AD4b
Reserved
ADC0_SE4b
00101
AD5b
Reserved
ADC0_SE5b
00110
AD6b
Reserved
ADC0_SE6b
00111
AD7b
Reserved
ADC0_SE7b
01000
AD8
Reserved
ADC0_SE8
01001
AD9
Reserved
ADC0_SE9
01010
AD10
Reserved
Reserved
01011
AD11
Reserved
Reserved
01100
AD12
Reserved
ADC0_SE12
01101
AD13
Reserved
ADC0_SE13
01110
AD14
Reserved
ADC0_SE14
01111
AD15
Reserved
ADC0_SE15
10000
AD16
Reserved
Reserved
10001
AD17
Reserved
ADC0_SE17
10010
AD18
Reserved
ADC0_SE18
10011
AD19
Reserved
10100
AD20
Reserved
ADC0_DM1
10101
AD21
Reserved
Reserved
10110
AD22
Reserved
Reserved
10111
AD23
Reserved
12-bit DAC0 Output/ADC0_SE23
11000
AD24
Reserved
Reserved
11001
AD25
Reserved
Reserved
Table continues on the next page...
Chapter 3 Chip Configuration
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
Freescale Semiconductor, Inc.
95