Source
UART 0
UART 1
UART 2
Guard time violation
(ISO7816)
x
—
—
ATR duration timer
(ISO7816)
x
—
—
3.9.5 LPUART configuration
This section summarizes how the module has been configured in the chip. For a
comprehensive description of the module itself, see the module’s dedicated chapter.
Register
access
Peripheral
bridge
LPUART
Signal
multiplexing
Module signals
Figure 3-53. LPUART configuration
Table 3-68. Reference links to related information
Topic
Related module
Reference
Full description
LPUART0
System memory map
Clocking
Power management
Signal multiplexing
Port control
3.9.5.1 LPUART0 overview
The LPUART0 module supports basic UART with DMA interface function and x4 to
x32 oversampling of baud-rate.
The module can remain functional in Stop and VLPS mode provided the clock it is using
remains enabled.
This module supports LIN slave operation.
Communication interfaces
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
130
Freescale Semiconductor, Inc.