1
0
11
01
10
00
OSCERCLK
MCGPLLCLK
System Clock
I2Sx_MCR[MOE]
MCLK
MCLK_OUT
MCLK_IN
11
01
10
00
Bus Clock
[MSEL]
Bit
Clock
Divider
1
0
BCLK_IN
I2S/SAI
BCLK_OUT
[BCD]
BCLK
I2Sx_MDR[FRACT,DIVIDE]
I2Sx_MCR[MICS]
Clock Generation
[DIV]
I2Sx_TCR2/RCR2
SIM_SOPT2[PLLFLLSEL]
01
00
MCGFLLCLK
Direction
Control
Pad Interface Logic
Fractional
Clock
Divider
11
IRC48MCLK
Figure 5-9. I
2
S/SAI clock generation
Chapter 5 Clock Distribution
K22F Sub-Family Reference Manual , Rev. 3, 7/2014
Freescale Semiconductor, Inc.
163